參數(shù)資料
型號: MC68HC05X4CDWR2
廠商: FREESCALE SEMICONDUCTOR INC
元件分類: 微控制器/微處理器
英文描述: 8-BIT, MROM, 2.2 MHz, MICROCONTROLLER, PDSO28
封裝: PLASTIC, SOIC-28
文件頁數(shù): 145/168頁
文件大小: 656K
代理商: MC68HC05X4CDWR2
Motorola CAN
MC68HC05X4
78
Motorola CAN
MOTOROLA
NOTE:
When setting TIE while TCS or TBA is set, no interrupt will be requested.
Successful transmission must occur after setting the TIE bit to get an
interrupt flag.
RIE — Receive interrupt enable
1 = Enabled – The CPU will get an interrupt request whenever a
message has been received free of errors.
0 = Disabled – The CPU will get no receive interrupt request.
RR — Reset request
When the MCAN detects that RR has been set it aborts the current
transmission or reception of a message and enters the reset state. A
reset request may be generated by either an external reset or by the
CPU or by the MCAN. The RR bit can be cleared only by the CPU.
After the RR bit has been cleared, the MCAN will start normal
operation in one of two ways. If RR was generated by an external
reset or by the CPU, then the MCAN starts normal operation after the
first occurrence of 11 recessive bits. The MCAN module is not
synchronized to the bus until the 11 recessive bits have been
received. When the SLEEP bit is set during this non synchronous
state, an immediate wake-up wil be generated by the MCAN module.
If, however, the RR was generated by the MCAN due to the BS bit
being set (see MCAN status register (CSTAT)) the MCAN waits for
128 occurrences of 11 recessive bits before starting normal
operation.
A reset request should not be generated by the CPU during a
message transmission. Ensure that a message is not being
transmitted as follows:
if TCS in CSTAT is clear – set AT in CCOM (use STA or STX),
read CSTAT.
if TS in CSTAT is set – wait until TS is clear.
Note that a CPU-generated reset request does not change the values
in the transmit and receive error counters.
1 = Present – MCAN will be reset.
0 = Absent – MCAN will operate normally.
NOTE:
The following registers may only be accessed when reset request =
present: CACC, CACM, CBT0, CBT1, and COCNTRL.
10-mcan
相關(guān)PDF資料
PDF描述
MC68HC708KH12FU 8-BIT, OTPROM, 6 MHz, MICROCONTROLLER, PQFP64
MC68HC708LN56PV 8-BIT, OTPROM, 8 MHz, MICROCONTROLLER, PQFP144
MC68HC08LN56PV 8-BIT, MROM, 8 MHz, MICROCONTROLLER, PQFP144
MC68HC711E20CFNE 8-BIT, OTPROM, 2 MHz, MICROCONTROLLER, PQCC52
MC68HC711EA9CFN2 8-BIT, OTPROM, 2 MHz, MICROCONTROLLER, PQCC52
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC68HC05X4DW 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:HCMOS Microcontroller Unit
MC68HC08AB16A 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:Microcontrollers
MC68HC08AB16AD 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:Microcontrollers
MC68HC08AZ0 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:Advance Information
MC68HC08AZ0CFU 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:Advance Information