參數(shù)資料
型號: MB9AF311NPMC
元件分類: 微控制器/微處理器
英文描述: 32-BIT, FLASH, 40 MHz, RISC MICROCONTROLLER, PQFP100
封裝: 0.50 MM PITCH, PLASTIC, LQFP-100
文件頁數(shù): 55/114頁
文件大?。?/td> 1357K
代理商: MB9AF311NPMC
45
ATmega48PA/88PA/168PA [DATASHEET]
9223F–AVR–04/14
11.8
Watchdog Timer
11.8.1 Features
Clocked from separate on-chip oscillator
3 Operating modes
Interrupt
System reset
Interrupt and system reset
Selectable time-out period from 16ms to 8s
Possible hardware fuse watchdog always on (WDTON) for fail-safe mode
11.8.2 Overview
The Atmel ATmega48PA/88PA/168PA has an enhanced watchdog timer (WDT). The WDT is a timer counting cycles of a
separate on-chip 128kHz oscillator. The WDT gives an interrupt or a system reset when the counter reaches a given time-
out value. In normal operation mode, it is required that the system uses the WDR - watchdog timer reset - instruction to
restart the counter before the time-out value is reached. If the system doesn't restart the counter, an interrupt or system reset
will be issued.
Figure 11-7. Watchdog Timer
In interrupt mode, the WDT gives an interrupt when the timer expires. This interrupt can be used to wake the device from
sleep-modes, and also as a general system timer. One example is to limit the maximum time allowed for certain operations,
giving an interrupt when the operation has run longer than expected. In system reset mode, the WDT gives a reset when the
timer expires. This is typically used to prevent system hang-up in case of runaway code. The third mode, interrupt and
system reset mode, combines the other two modes by first giving an interrupt and then switch to system reset mode. This
mode will for instance allow a safe shutdown by saving critical parameters before a system reset.
The watchdog always on (WDTON) fuse, if programmed, will force the watchdog timer to system reset mode. With the fuse
programmed the system reset mode bit (WDE) and interrupt mode bit (WDIE) are locked to 1 and 0 respectively. To further
ensure program security, alterations to the watchdog set-up must follow timed sequences. The sequence for clearing WDE
and changing time-out configuration is as follows:
1.
In the same operation, write a logic one to the watchdog change enable bit (WDCE) and WDE. A logic one must
be written to WDE regardless of the previous value of the WDE bit.
2.
Within the next four clock cycles, write the WDE and watchdog prescaler bits (WDP) as desired, but with the
WDCE bit cleared. This must be done in one operation.
OSC/64K
OSC/16K
OSC/2K
OSC/4K
OSC/8K
OSC/32K
OSC/128K
OSC/256K
OSC/512K
OSC/1024K
Watchdog
Prescaler
WDP0
WDE
WATCHDOG
RESET
WDIF
WDIE
WDP1
WDP2
WDP3
MCU RESET
INTERRUPT
128kHz
Oscillator
相關PDF資料
PDF描述
MB9AF316NPMC RISC MICROCONTROLLER, PQFP100
MB9AF314NPMC RISC MICROCONTROLLER, PQFP100
MB9AF312NPF RISC MICROCONTROLLER, PQFP100
MB9AF312LPMC1 RISC MICROCONTROLLER, PQFP64
MB9AF314LPMC RISC MICROCONTROLLER, PQFP64
相關代理商/技術參數(shù)
參數(shù)描述
MB9AF312KPMC1-G-JNE2 功能描述:ARM? Cortex?-M3 FM3 MB9A310K Microcontroller IC 32-Bit 40MHz 160KB (160K x 8) FLASH 52-LQFP (10x10) 制造商:cypress semiconductor corp 系列:FM3 MB9A310K 包裝:托盤 零件狀態(tài):有效 核心處理器:ARM? Cortex?-M3 核心尺寸:32-位 速度:40MHz 連接性:CSIO,I2C,LIN,UART/USART,USB 外設:DMA,LVD,POR,PWM,WDT I/O 數(shù):36 程序存儲容量:160KB(160K x 8) 程序存儲器類型:閃存 EEPROM 容量:- RAM 容量:16K x 8 電壓 - 電源(Vcc/Vdd):2.7 V ~ 5.5 V 數(shù)據轉換器:A/D 8x12b 振蕩器類型:內部 工作溫度:-40°C ~ 105°C(TA) 封裝/外殼:52-LQFP 供應商器件封裝:52-LQFP(10x10) 標準包裝:160
MB9AF312KPMC-ES-E1 制造商:FUJITSU 功能描述:
MB9AF312KPMC-G-JNE1 制造商:FUJITSU 功能描述:
MB9AF312KPMC-G-JNE2 功能描述:ARM? Cortex?-M3 FM3 MB9A310K Microcontroller IC 32-Bit 40MHz 160KB (160K x 8) FLASH 48-LQFP (7x7) 制造商:cypress semiconductor corp 系列:FM3 MB9A310K 包裝:托盤 零件狀態(tài):有效 核心處理器:ARM? Cortex?-M3 核心尺寸:32-位 速度:40MHz 連接性:CSIO,I2C,LIN,UART/USART,USB 外設:DMA,LVD,POR,PWM,WDT I/O 數(shù):36 程序存儲容量:160KB(160K x 8) 程序存儲器類型:閃存 EEPROM 容量:- RAM 容量:16K x 8 電壓 - 電源(Vcc/Vdd):2.7 V ~ 5.5 V 數(shù)據轉換器:A/D 8x12b 振蕩器類型:內部 工作溫度:-40°C ~ 105°C(TA) 封裝/外殼:48-LQFP 供應商器件封裝:48-LQFP(7x7) 標準包裝:250
MB9AF312KQN-ES-AWE2 制造商:FUJITSU 功能描述: