參數(shù)資料
型號: MAX7032
廠商: Maxim Integrated Products, Inc.
英文描述: Low-Cost, Crystal-Based, Programmable, ASK/FSK Transceiver with Fractional-N PLL
中文描述: 低成本、基于晶振的可編程ASK/FSK收發(fā)器,帶有N分頻PLL
文件頁數(shù): 27/32頁
文件大?。?/td> 449K
代理商: MAX7032
M
Low-Cost, Crystal-Based, Programmable,
ASK/FSK Transceiver with Fractional-N PLL
______________________________________________________________________________________
27
On Timer (t
ON
)
The on timer, t
ON
(see Figure 10), is a 16-bit timer that
is configured through register 0x0B for the upper byte,
register 0x0C for the lower byte (Table 15). The infor-
mation stored in this timer provides an additional way to
control the duration of the on time of the receiver.
The CPU must begin driving DIO low any time during
t
LOW
= t
CPU
+ t
RF
+ t
ON
. If the CPU fails to drive DIO
low at the end of t
ON
, DIO is pulled high through the
internal pullup resistor, and the time sequence is
restarted, leaving the MAX7032 powered down. Any
time the DIO line is driven high while the DRX = 1, the
DRX sequence is initiated, as defined in Figure 10. In
the event that the CPU is processing data, after t
ON
expires, the CPU should keep the MAX7032 awake by
holding the DIO line low.
The data written to the t
ON
register (register 0x0B and
register 0x0C) are multiplied by the t
ON
time base
(Table 15) to give the total t
ON
time. See the example in
the
Off Timer
(
t
OFF
)
section. On power-up, the on-timer
register is reset to zero and must be written before
using DRX mode.
Transmitter Low-Frequency Register (TxLOW)
The TxLOW register sets the divider information of the
fractional-N synthesizer for the lower transmit frequency
in FSK mode. See the example given in the
Fractional-N
PLL
section. In ASK mode, TxLOW determines the carri-
er frequency.
Transmitter High-Frequency Register (TxHIGH)
The TxHIGH register sets the divider information of the
fractional-N synthesizer for the upper transmit frequency
in the FSK mode. In ASK mode, the content of TxHIGH
is not used. The 16-bit register contains the binary rep-
resentation of the Tx PLL divider ratio, which is shown in
the example in the
Fractional-N PLL
section.
Applications Information
Output Matching to 50
When matched to a 50
system, the MAX7032’s PA is
capable of delivering +10dBm of output power at V
DD
= +2.7V. The output of the PA is an open-drain transis-
tor that requires external impedance matching and
pullup inductance for proper biasing. The pullup induc-
tance from the PA to PAV
DD
serves three main purpos-
es: it resonates the capacitive PA output, provides
biasing for the PA, and becomes a high-frequency
choke to prevent RF energy from coupling into V
DD
.
The network also forms a bandpass filter that provides
attention for the higher order harmonics.
Output Matching to PC Board Loop
Antenna
In most applications, the MAX7032 must be impedance
matched to a small-loop antenna. The antenna is usual-
ly fabricated out of a copper trace on a PC board in a
rectangular, circular, or square pattern. The antenna
has an impedance that consists of a lossy component
and a radiative component. To achieve high radiating
efficiency, the radiative component should be as high
as possible, while minimizing the lossy component. In
addition, the loop antenna has an inherent loop induc-
tance associated with it (assuming the antenna is termi-
nated to ground). For example, in a typical application,
the radiative impedance is less than 0.5
, the lossy
impedance is less than 0.7
, and the inductance is
approximately 50nH to 100nH.
Layout Considerations
A properly designed PC board is an essential part of
any RF/microwave circuit. On high-frequency inputs
and outputs, use controlled-impedance lines and keep
them as short as possible to minimize losses and radia-
tion. At high frequencies, trace lengths that are on the
order of
λ
/ 10 or longer act as antennas, where
λ
is the
wavelength.
ONPS1
ONPS0
t
ON
TIME BASE
MIN t
ON
REG 0x0B = 0x00
REG 0x0C = 0x01
MAX t
ON
REG 0x0B = 0xFF
REG 0x0C = 0xFF
0
0
1
1
0
1
0
1
120μs
480μs
1920μs
7680μs
120μs
480μs
1.92μs
7.68μs
7.86s
31.46s
2 min 6s
8 min 23s
Table 15. On-Timer (t
ON
) Configuration
相關PDF資料
PDF描述
MAX7032ATJ Low-Cost, Crystal-Based, Programmable, ASK/FSK Transceiver with Fractional-N PLL
MAX708CUA-T Analog IC
MAX707CUA-T Analog IC
MAX707ESA-T Analog IC
MAX708T +3V Voltage Monitoring.Low-Cost.&#181.P Supervisory Circuits
相關代理商/技術參數(shù)
參數(shù)描述
MAX7032_09 制造商:MAXIM 制造商全稱:Maxim Integrated Products 功能描述:Low-Cost, Crystal-Based, Programmable, ASK/FSK Transceiver with Fractional-N PLL
MAX7032_10 制造商:MAXIM 制造商全稱:Maxim Integrated Products 功能描述:Low-Cost, Crystal-Based, Programmable, ASK/FSK Transceiver with Fractional-N PLL
MAX7032ATJ 制造商:Maxim Integrated Products 功能描述:LOW-COST,CRYSTAL-BASED,308MHZ,315MHZ,&433.92M - Rail/Tube
MAX7032ATJ+ 功能描述:射頻收發(fā)器 Crystal-Based Prog ASK/FSK Transceiver RoHS:否 制造商:Atmel 頻率范圍:2322 MHz to 2527 MHz 最大數(shù)據速率:2000 Kbps 調制格式:OQPSK 輸出功率:4 dBm 類型: 工作電源電壓:1.8 V to 3.6 V 最大工作溫度:+ 85 C 接口類型:SPI 封裝 / 箱體:QFN-32 封裝:Tray
MAX7032ATJ+T 功能描述:射頻收發(fā)器 Crystal-Based Prog ASK/FSK Transceiver RoHS:否 制造商:Atmel 頻率范圍:2322 MHz to 2527 MHz 最大數(shù)據速率:2000 Kbps 調制格式:OQPSK 輸出功率:4 dBm 類型: 工作電源電壓:1.8 V to 3.6 V 最大工作溫度:+ 85 C 接口類型:SPI 封裝 / 箱體:QFN-32 封裝:Tray