參數(shù)資料
型號(hào): ISL51002
廠商: Intersil Corporation
英文描述: 10-Bit Video Analog Front End (AFE) with Measurement and Auto-Adjust Features(具有測(cè)量和音頻調(diào)節(jié)功能的10-Bit視頻模擬前端(AFE))
中文描述: 10位的測(cè)量和自動(dòng)視頻模擬前端(AFE)調(diào)整功能(具有測(cè)量和音頻調(diào)節(jié)功能的10位視頻模擬前端(AFE)的)
文件頁數(shù): 24/32頁
文件大?。?/td> 360K
代理商: ISL51002
24
FN6164.2
September 19, 2007
SOG
For component YPbPr signals, the sync signal is embedded
on the Y-Channel’s video, which is connected to the green
input, hence the name SOG (Sync on Green). The horizontal
sync information is encoded onto the video input by adding
the sync tip during the blanking interval. The sync tip level is
typically 0.3V below the video black level.
To minimize the loading on the green channel, the SOG input
for each of the green channels should be AC-coupled to the
ISL51002 through a series combination of a 10nF capacitor
and a 500
Ω
resistor.
SOG Slicer
(Figure 2)
The SOG input has programmable threshold, 40mV of
hysteresis, and an optional low pass filter than can be used
to remove high frequency video spikes (generated by
overzealous video peaking in a DVD player, for example)
that can cause false SOG triggers. The SOG threshold sets
the comparator threshold relative to the sync tip (the bottom
of the SOG pulse).
Inside the ISL51002, a 1μA pulldown ensures that each sync
tip triggersthe clamp circuit causing the tip to be clamped to a
600mV level. A comparator compares the SOG signal with an
internal 4-bit programmable threshold level reference ranging
from 0mV to 300mV above the sync clamp level. The SOG
threshold level, hysteresis, and low-pass filter is programmed
via registers 0x30and 0x31. If the Sync-On-Green function is
not needed, the SOG
IN
pin(s) may be left unconnected.
SYNC Processing
The ISL51002 can process sync signals from 3 different
sources: discrete HSYNC and VSYNC, composite sync on
the HSYNC input, or composite sync from a Sync-On-Green
(SOG) signal embedded on the Green video input. The
ISL51002 has SYNC activity detect functions to help the
firmware determine which sync source is available.
Macrovision
The ISL51002 automatically detects the presense of
Macrovision-encoded video. When Macrovision is detected,
it generates a mask signal that is ANDed with the incoming
SOG CSYNC signal to remove the Macrovision before the
HSYNC goes to the PLL. No additional programming is
required to support Macrovision.
The mask signal is also applied to the HSYNC
OUT
signal.
When Sync Mask Disable = 0, any Macrovision present on
the incoming sync will not be visible on HSYNC
OUT
. If the
application requires the Macrovision pulses to be visible on
HSYNC
OUT
, set the HSYNC
OUT
Mask Disable bit (register
0x7A-bit 4).
Headswitching from Analog Videotape Signals
Occasionally this AFE may be used to digitize signals
coming from analog videotape sources. The most common
example of this is a Digital VCR (which for best signal quality
would be connected to this AFE with a component YPbPr
connection). If the digital VCR is playing an older analog
VHS tape, the sync signals from the VCR may contain the
worst of the traditional analog tape artifacts: headswitching.
Headswitching is traditionally the enemy of PLLs with large
capture ranges, because a headswitch can cause the
HSYNC period to change by as much as ±90%. To the PLL,
this can look like a frequency change of -50% to +900%,
causing errors in the output frequency (and obviously the
phase) to change. Subsequent HSYNCs have the correct,
original period, but most analog PLLs will take dozens of
lines to settle back to the correct frequency and phase after
a headswitch disturbance. This causes the top of the image
to “tear” during normal playback. In “trick modes” (fast
forward and rewind), the HSYNC signal has multiple
headswitch-like discontinuities, and many PLLs never settle
to the correct value before the next headswitch, rendering
the image completely unintelligible.
FIGURE 1. VIDEO FLOW (INCLUDING ABLC)
R(GB)
IN
0
R(GB)
GND
0
CLAMP
GENERATION
R(GB)
IN
1
R(GB)
GND
1
VGA0
VGA1
VGA2
VGA3
V
IN
+
V
IN
-
DC RESTORE
CLAMP DAC
V
CLAMP
10-BIT ADC
OFFSET
DAC
FIXED
OFFSET
ABLC
ABLC
OFFSET
CONTROL
REGISTERS
ABLC
FIXED
OFFSET
0X000
10
TO
ABLC
BLOCK
TO OUTPUT
FORMATTER
10
10
10
10
10
10
AUTOMATIC BLACK LEVEL
COMPENSATION (ABLC) LOOP
DC RESTORATION
INPUT
BANDWIDTH
PGA
BANDWIDTH
CONTROL
10
R(GB)
IN
2
R(GB)
GND
2
R(GB)
IN
3
R(GB)
GND
3
ISL51002
相關(guān)PDF資料
PDF描述
ISL5120IHZ-T Low-Voltage, Single Supply, Dual SPST, SPDT Analog Switches
ISL5120IH-T Low-Voltage, Single Supply, Dual SPST, SPDT Analog Switches
ISL5120IB Low-Voltage, Single Supply, Dual SPST, SPDT Analog Switches
ISL5120IBZ Low-Voltage, Single Supply, Dual SPST, SPDT Analog Switches
ISL5121CB Low-Voltage, Single Supply, Dual SPST, SPDT Analog Switches
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ISL51002_07 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:10-Bit Video Analog Front End (AFE) with Measurement and Auto-Adjust Features
ISL51002CQZ-110 功能描述:IC FRONT END 10BIT VID 128-MQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
ISL51002CQZ-150 制造商:Intersil Corporation 功能描述:AFE VID 3ADC 10-BIT 1.8V/3.3V 128MQFP EP - Trays 制造商:Intersil 功能描述:10 BIT VID AFE MEASURE&AUTO-ADJUST 制造商:Intersil Corporation 功能描述:10-Bit Video Analog Front End (AFE) with Measurement and Auto-Adjust Features
ISL51002CQZ-165 功能描述:IC FRONT END 10BIT VID 128-MQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
ISL51002EVALZ 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:10-Bit Video Analog Front End (AFE) with Measurement and Auto-Adjust Features