參數(shù)資料
型號: F49L800UA-90T
廠商: ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC
元件分類: DRAM
英文描述: 8 Mbit (1M x 8/512K x 16) 3V Only CMOS Flash Memory
中文描述: 512K X 16 FLASH 3V PROM, 90 ns, PDSO48
封裝: 12 X 20 MM, TSOP1-48
文件頁數(shù): 13/47頁
文件大小: 435K
代理商: F49L800UA-90T
ES MT
The system can determine the status of the erase
operation by using DQ7, DQ6, DQ2, or RY/
BY
. See
“Write Operation Status” section for more information
on these status bits.
When the Embedded Erase algorithm is complete, the
device returns to reading array data and addresses are
no longer latched. See the Erase/Program Operations
tables in “AC Characteristics” for parameters.
Sector Erase Command
F49L800UA/F49L800BA
operation. The Sector Erase command sequence
should be reinitiated once the device has returned to
reading array data, to ensure the data integrity.
When the Embedded Erase algorithm is complete, the
device returns to reading array data and addresses are
no longer latched. The system can determine the
status of the erase operation by using DQ7, DQ6,
DQ2, or RY/
BY
. (Refer to “Write Operation Status”
section for more information on these status bits.)
Refer to the Erase/Program Operations tables in the
“AC Characteristics” section for parameters.
Sector Erase Suspend/Resume Command
Elite Semiconductor Memory Technology Inc.
Publication Date : May. 2007
Revision: 1.2 13/47
Sector erase is a six-bus cycle operation. The sector
erase command sequence is initiated by writing two
unlock cycles, followed by a set-up command. Two
additional unlock write cycles are then followed by the
address of the sector to be erased, and the sector
erase command.
The device does not require the system to preprogram
the memory prior to erase. The Embedded Erase
algorithm
automatically programs and verifies the sector for an all
zero data pattern prior to electrical erase. The system is
not required to provide any controls or timings during
these operations.
After the command sequence is written, a sector erase
time-out of 50 μs begins. During the time-out period,
additional
sector
addresses
commands may be written. Loading the sector erase
buffer may be done in any sequence, and the number
of sectors may be from one sector to all sectors. The
time between these additional cycles must be less than
50
μ
s, otherwise the last address and command might
not be accepted, and erasure may begin.
It is recommended that processor interrupts be disabled
during this time to ensure all commands are accepted.
The interrupts can be re-enabled after the last Sector
Erase command is written. If the time between
additional sector erase commands can be assumed to
be less than 50 μs, the system need not monitor DQ3.
Any command other than Sector Erase or Erase
Suspend during the time-out period resets the device to
reading array data. The system must rewrite the
command sequence and any additional sector
addresses and commands.
The system can monitor DQ3 to determine if the sector
erase timer has timed out. (See the “DQ3: Sector Erase
Timer” section.) The time-out begins from the rising
edge of the final
WE
pulse in the command
sequence.
Once the sector erase operation has begun, only the
Erase Suspend command is valid. All other commands
are ignored. Note that a hardware reset during the
sector erase operation immediately terminates the
and
sector
erase
The Erase Suspend command allows the system to
interrupt a sector erase operation and then read data
from, or program data to, any sector not selected for
erasure (The device “erase suspends” all sectors
selected for erasure.). This command is valid only
during the sector erase operation, including the 50 μs
time-out period during the sector erase command
sequence. The Erase Suspend command is ignored if
written during the chip erase operation or Embedded
Program algorithm. Addresses are “don’t-cares” when
writing the Erase Suspend command as shown in
Table 5.
When the Erase Suspend command is written during a
sector erase operation, the device requires a maximum
of 20 μs to suspend the erase operation. However,
when the Erase Suspend command is written during
the sector erase time-out, the device immediately
terminates the time-out period and suspends the erase
operation.
Reading at any address within erase-suspended
sectors produces status data on DQ7–DQ0. The
system can use DQ7, or DQ6 and DQ2 together, to
determine if a sector is actively erasing or is
erase-suspended. See “Write Operation Status”
section for more information on these status bits.
After an erase-suspended program operation is
complete, the system can once again read array data
within non-suspended sectors. The system can
determine the status of the program operation using
the DQ7 or DQ6 status bits, just as in the standard
program operation. See “Write Operation Status” for
more information.
The system may also write the auto-select command
sequence when the device is in the Erase Suspend
mode. The device allows reading auto-select codes
even at addresses within erasing sectors, since the
codes are not stored in the memory array. When the
device exits the auto-select mode, the device reverts to
the Erase Suspend mode, and is ready for another
valid operation.
相關(guān)PDF資料
PDF描述
F50-A24-3002A90 RF Coaxial Connectors
F5001H INTELIGENT POWER SWITCH
F5001 PATENTED GOLD METALIZED SILICON GATE ENHANCEMENT MODE RF POWER VDMOS TRANSISTOR
F5033 30V N-Channel PowerTrench MOSFET
F50N06LE 50A, 60V, 0.022 Ohm, Logic Level N-Channel Power MOSFETs
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
F49L800UA-90TG 制造商:ESMT 制造商全稱:Elite Semiconductor Memory Technology Inc. 功能描述:8 Mbit (1M x 8/512K x 16) 3V Only CMOS Flash Memory
F49L800UA-90TIG 制造商:ESMT 制造商全稱:Elite Semiconductor Memory Technology Inc. 功能描述:8 Mbit (1M x 8/512K x 16) 3V Only CMOS Flash Memory
F-49U 制造商:Triad Magnetics 功能描述:
F4A 功能描述:燈 T4-1/2 NEON S3EW RoHS:否 制造商:Chicago Miniature 燈類型:Incandescent 燈座類型:Wire Terminal 燈大小:T-1 3/4 顏色: 電壓:14 V 工作電流: MSCP:0.3 MSCP 壽命:40000 hr 封裝:Bulk
F4A092 制造商:Belkin 功能描述:Belkin - Serial gender changer - DB-9 (M) - DB-9 (M) 制造商:Belkin 功能描述:GENDER CHANGER DB9M TO DB9M