參數(shù)資料
型號(hào): EDE5108AJBG
廠商: Elpida Memory, Inc.
英文描述: 512M bits DDR2 SDRAM
中文描述: 512M比特DDR2 SDRAM內(nèi)存
文件頁數(shù): 43/77頁
文件大小: 589K
代理商: EDE5108AJBG
EDE5108AJBG, EDE5116AJBG
Preliminary Data Sheet E1044E20 (Ver. 2.0)
43
ODT (On Die Termination)
On Die Termination (ODT), is a feature that allows a DRAM to turn on/off termination resistance for each DQ, DQS,
/DQS, RDQS, /RDQS, and DM signal via the ODT control pin. The ODT feature is designed to improve signal
integrity of the memory channel by allowing the DRAM controller to independently turn on/off termination resistance
for any or all DRAM devices.
The ODT function is turned off and not supported in self-refresh mode.
Switch sw1, sw2 or sw3 is enabled by ODT pin.
Selection between sw1, sw2 or sw3 is determined by Rtt (nominal) in EMRS
Termination included on all DQs, DM, DQS, /DQS, RDQS and /RDQS pins.
Target Rtt (
Ω
) = (Rval1) / 2, (Rval2) / 2 or (Rval3) / 2
Functional Representation of ODT
DRAM
input
buffer
VDDQ
VSSQ
sw1
sw1
sw2
Rval1
Rval1
Input
Pin
VDDQ
VSSQ
sw2
Rval2
Rval2
sw3
VDDQ
VSSQ
sw3
Rval3
Rval3
Command
EMRS
NOP
Old setting
tMOD (min.)
tMOD (max.)
tAOFD
tIS
Updating
New Setting
CK
/CK
ODT
Rtt
Note: tAOFD must be met before issuing EMRS command. ODT must remain low for the entire duration of tMOD window.
ODT update Delay Timing
相關(guān)PDF資料
PDF描述
EDE5108AJBG-6E-E 512M bits DDR2 SDRAM
EDE5108AJBG-8E-E 512M bits DDR2 SDRAM
EDE5116AJBG 512M bits DDR2 SDRAM
EDE5116AJBG-6E-E 512M bits DDR2 SDRAM
EDE5116AJBG-8E-E 512M bits DDR2 SDRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EDE5108AJBG-1J 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:512M bits DDR2 SDRAM
EDE5108AJBG-1J-E 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:512M bits DDR2 SDRAM
EDE5108AJBG-6E-E 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:512M bits DDR2 SDRAM
EDE5108AJBG-8E-E 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:512M bits DDR2 SDRAM
EDE5108AJSE 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:512M bits DDR2 SDRAM