參數(shù)資料
型號: EDD2504AKTA
廠商: Elpida Memory, Inc.
英文描述: 256M bits DDR SDRAM (64M words x 4 bits)
中文描述: 256M比特DDR SDRAM內(nèi)存(6400字× 4位)
文件頁數(shù): 19/49頁
文件大?。?/td> 441K
代理商: EDD2504AKTA
EDD2504AKTA
Auto-refresh command [REF]
This command executes auto-refresh. The banks and the ROW addresses to be refreshed are internally determined
by the internal refresh controller. The average refresh cycle is 7.8
μ
s. The output buffer becomes High-Z after auto-
refresh start. Precharge has been completed automatically after the auto-refresh. The ACT or MRS command can
be issued tRFC
after the last auto-refresh command.
Self-refresh entry [SELF]
This command starts self-refresh. The self-refresh operation continues as long as CKE is held Low. During the self-
refresh operation, all ROW addresses are repeated refreshing by the internal refresh controller. A self-refresh is
terminated by a self-refresh exit command.
Power down mode entry [PDEN]
tPDEN (= 1 cycle) after the cycle when [PDEN] is issued. The DDR SDRAM enters into power-down mode. In
power down mode, power consumption is suppressed by deactivating the input initial circuit. Power down mode
continues while CKE is held Low. No internal refresh operation occurs during the power down mode. [PDEN] do not
disable DLL.
Self-refresh exit [SELFX]
This command is executed to exit from self-refresh mode. To issue non-read commands, tSNR has to be satisfied.
((tSNR =)10 cycles for tCK = 7.5 ns or 12 cycles for tCK = 6.0 ns after [SELFX]) To issue read command, tSRD has
to be satisfied to adjust DOUT timing by DLL. (200 cycles after [SELFX]) After the exit, input auto-refresh command
within 7.8
μ
s.
Power down exit [PDEX]
The DDR SDRAM can exit from power down mode tPDEX (1 cycle min.) after the cycle when [PDEX] is issued.
Data Sheet E0457E10 (Ver. 1.0)
19
相關(guān)PDF資料
PDF描述
EDD2504AKTA-6B 256M bits DDR SDRAM (64M words x 4 bits)
EDD2504AKTA-7A 256M bits DDR SDRAM (64M words x 4 bits)
EDD2504AKTA-7B 256M bits DDR SDRAM (64M words x 4 bits)
EDD2504AKTA-7B-E 256M bits DDR SDRAM (64M words x 4 bits)
EDD2504AKTA-E 256M bits DDR SDRAM (64M words x 4 bits)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EDD2504AKTA-6B 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:256M bits DDR SDRAM (64M words x 4 bits)
EDD2504AKTA-6B-E 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:256M bits DDR SDRAM (64M words x 4 bits)
EDD2504AKTA-7A 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:256M bits DDR SDRAM (64M words x 4 bits)
EDD2504AKTA-7A-E 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:256M bits DDR SDRAM (64M words x 4 bits)
EDD2504AKTA-7B 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:256M bits DDR SDRAM (64M words x 4 bits)