參數(shù)資料
型號(hào): CY39200V484-125BBC
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類(lèi): PLD
英文描述: CPLDs at FPGA Densities
中文描述: LOADABLE PLD, 10 ns, PBGA484
封裝: 23 X 23 MM, 1.60 MM HEIGHT, 1 MM PITCH, FBGA-484
文件頁(yè)數(shù): 79/86頁(yè)
文件大?。?/td> 1212K
代理商: CY39200V484-125BBC
Delta39K ISR
CPLD Family
Document #: 38-03039 Rev. *H
Page 79 of 86
F6
F7
F8
F9
F10
F11
F12
F13
F14
F15
F16
F17
F18
F19
F20
F21
F22
F23
F24
F25
F26
G1
G2
G3
G4
G5
G6
G7
G8
G9
G10
G11
G12
G13
G14
G15
G16
G17
G18
G19
G20
G21
G22
G23
GND
IO7
IO7
IO7
IO7
IO/V
REF7
IO/V
REF7
IO6/Lock
IO6
IO/V
REF6
IO/V
REF6
IO6
IO6
IO6
IO6
GND
NC
V
CCIO5
NC
NC
NC
NC
NC
NC
NC
NC
IO0
GND
IO7
IO7
IO7
V
CCIO7
V
CC
IO/V
REF7
IO/V
REF6
V
CCPLL
V
CCIO6
IO6
IO6
IO6
GND
TDO
NC
NC
GND
IO7
IO7
IO7
IO7
IO/V
REF7
IO/V
REF7
IO6/Lock
IO6
IO/V
REF6
IO/V
REF6
IO6
IO6
IO6
IO6
GND
IO5
V
CCIO5
IO/V
REF5
NC
NC
NC
NC
IO0
IO0
IO0
IO0
GND
IO7
IO7
IO7
V
CCIO7
V
CC
IO/V
REF7
IO/V
REF6
V
CCPLL
V
CCIO6
IO6
[20]
IO6
IO6
GND
TDO
IO5
IO5
GND
IO7
IO7
IO7
IO7
IO/V
REF7
IO/V
REF7
IO6/Lock
IO6
IO/V
REF6
IO/V
REF6
IO6
IO6
IO6
IO6
GND
IO5
V
CCIO5
IO/V
REF5
NC
NC
NC
NC
IO0
IO0
IO0
IO0
GND
IO7
IO7
IO7
V
CCIO7
V
CC
IO/V
REF7
IO/V
REF6
V
CCPLL
V
CCIO6
IO6
IO6
IO6
GND
TDO
IO5
IO5
Table 15. 676 FBGA Pin Table
(continued)
Pin
CY39100
CY39165
CY39200
G24
G25
G26
H1
H2
H3
H4
H5
H6
H7
H8
H9
H10
H11
H12
H13
[19]
H14
[19]
H15
H16
H17
H18
H19
H20
H21
H22
H23
H24
H25
H26
J1
J2
J3
J4
J5
J6
J7
J8
J9
J10
J11
J12
J13
[19]
J14
[19]
J15
NC
NC
NC
NC
NC
NC
IO0
IO0
IO0
IO0
GND
IO7
IO7
V
CCIO7
V
CCIO7
IO7
IO6
V
CCIO6
V
CCIO6
IO6
IO6
GND
TDI
IO5
IO5
IO5
NC
NC
NC
NC
NC
NC
IO0
IO0
IO0
IO0
IO0
GND
IO7
IO/V
REF7
IO7
IO7
IO6
IO6
IO5
NC
NC
NC
NC
IO0
IO0
IO0
IO0
IO0
GND
IO7
IO7
V
CCIO7
V
CCIO7
IO7
IO6
V
CCIO6
V
CCIO6
IO6
IO6
[20]
GND
TDI
IO5
IO5
IO5
IO5
NC
NC
NC
NC
IO0
IO0
IO0
IO0
IO0
IO0
GND
IO7
IO/V
REF7
IO7
IO7
IO6
IO6
IO5
NC
NC
NC
NC
IO0
IO0
IO0
IO0
IO0
GND
IO7
IO7
V
CCIO7
V
CCIO7
IO7
IO6
V
CCIO6
V
CCIO6
IO6
IO6
GND
TDI
IO5
IO5
IO5
IO5
NC
NC
NC
NC
IO0
IO0
IO0
IO0
IO0
IO0
GND
IO7
IO/V
REF7
IO7
IO7
IO6
IO6
Table 15. 676 FBGA Pin Table
(continued)
Pin
CY39100
CY39165
CY39200
相關(guān)PDF資料
PDF描述
CY39100V484-125BBI Photoelectric Sensor; Sensor Input Type:Optical; Sensing Range Max:60m; Sensor Output Type:Relay; Leaded Process Compatible:No; Output Type:Relay; Peak Reflow Compatible (260 C):No; Sensor Housing:Rectangular
CY3930Z208-125BBC Shielded Paired Cable; Number of Conductors:2; Conductor Size AWG:22; No. Strands x Strand Size:7 x 30; Jacket Material:Polyvinylchloride (PVC); Shielding Material:Aluminum Foil/Polyester Tape; Shielding Coverage:100% RoHS Compliant: Yes
CY3950Z208-125BBC CPLDs at FPGA Densities
CY39100Z208-125BBC CPLDs at FPGA Densities
CY39200Z208-125BBC CPLDs at FPGA Densities
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY39200V484-125BBI 制造商:CYPRESS 制造商全稱(chēng):Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39200V484-125BBXC 功能描述:CPLD - 復(fù)雜可編程邏輯器件 Delta39K 200K 125MHz COM RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類(lèi)型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
CY39200V484-125BBXI 功能描述:CPLD - 復(fù)雜可編程邏輯器件 Delta39K 200K 125MHz IND RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類(lèi)型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
CY39200V484-125BGC 制造商:CYPRESS 制造商全稱(chēng):Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39200V484-125BGI 制造商:CYPRESS 制造商全稱(chēng):Cypress Semiconductor 功能描述:CPLDs at FPGA Densities