參數(shù)資料
型號(hào): CY39200V484-125BBC
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: PLD
英文描述: CPLDs at FPGA Densities
中文描述: LOADABLE PLD, 10 ns, PBGA484
封裝: 23 X 23 MM, 1.60 MM HEIGHT, 1 MM PITCH, FBGA-484
文件頁(yè)數(shù): 71/86頁(yè)
文件大?。?/td> 1212K
代理商: CY39200V484-125BBC
Delta39K ISR
CPLD Family
Document #: 38-03039 Rev. *H
Page 71 of 86
K7
K8
K9
K10
K11
K12
K13
K14
K15
K16
K17
K18
K19
K20
K21
K22
L1
L2
L3
L4
[19]
L5
[19]
L6
[19]
L7
L8
L9
L10
L11
L12
L13
L14
L15
L16
L17
[19]
L18
[19]
L19
[19]
L20
L21
L22
M1
M2
M3
M4
M5
M6
[19]
IO/V
REF0
NC
GCTL0
GND
GND
GND
GND
GCTL1
NC
IO/V
REF5
V
CCIO5
NC
NC
NC
NC
NC
GND
IO0
IO0
IO0
IO0
IO0
IO/V
REF0
NC
GCLK0
GND
GND
GND
GND
GCLK1
NC
IO/V
REF5
IO5
IO5
IO5
IO5
NC
GND
GND
NC
IO1
IO1
NC
IO1
IO/V
REF0
IO0
GCTL0
GND
GND
GND
GND
GCTL1
IO5
IO/V
REF5
V
CCIO5
V
CC
IO5
IO5
IO5
NC
GND
IO0
IO0
IO0
IO0
IO0
IO/V
REF0
IO0
GCLK0
GND
GND
GND
GND
GCLK1
IO5
IO/V
REF5
IO5
IO5
IO5
IO5
IO5
GND
GND
IO1
IO1
IO1
IO1
IO1
IO/V
REF0
IO0
GCTL0
GND
GND
GND
GND
GCTL1
IO5
IO/V
REF5
V
CCIO5
V
CC
IO5
IO5
IO5
IO5
GND
IO0
IO0
IO0
IO0
IO0
IO/V
REF0
IO0
GCLK0
GND
GND
GND
GND
GCLK1
IO5
IO/V
REF5
IO5
IO5
IO5
IO5
IO5
GND
GND
IO1
IO1
IO1
IO1
IO1
IO/V
REF0
IO0
GCTL0
GND
GND
GND
GND
GCTL1
IO5
IO/V
REF5
V
CCIO5
V
CC
IO5
IO5
IO5
IO5
GND
IO0
IO0
IO0
IO0
IO0
IO/V
REF0
IO0
GCLK0
GND
GND
GND
GND
GCLK1
IO5
IO/V
REF5
IO5
IO5
IO5
IO5
IO5
GND
GND
IO1
IO1
IO1
IO1
IO1
Table 14. 484 FBGA Pin Table
(continued)
Pin
CY39050
CY39100
CY39165
CY39200
相關(guān)PDF資料
PDF描述
CY39100V484-125BBI Photoelectric Sensor; Sensor Input Type:Optical; Sensing Range Max:60m; Sensor Output Type:Relay; Leaded Process Compatible:No; Output Type:Relay; Peak Reflow Compatible (260 C):No; Sensor Housing:Rectangular
CY3930Z208-125BBC Shielded Paired Cable; Number of Conductors:2; Conductor Size AWG:22; No. Strands x Strand Size:7 x 30; Jacket Material:Polyvinylchloride (PVC); Shielding Material:Aluminum Foil/Polyester Tape; Shielding Coverage:100% RoHS Compliant: Yes
CY3950Z208-125BBC CPLDs at FPGA Densities
CY39100Z208-125BBC CPLDs at FPGA Densities
CY39200Z208-125BBC CPLDs at FPGA Densities
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY39200V484-125BBI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39200V484-125BBXC 功能描述:CPLD - 復(fù)雜可編程邏輯器件 Delta39K 200K 125MHz COM RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
CY39200V484-125BBXI 功能描述:CPLD - 復(fù)雜可編程邏輯器件 Delta39K 200K 125MHz IND RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
CY39200V484-125BGC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39200V484-125BGI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities