參數(shù)資料
型號: CY28159
英文描述: Clocks and Buffers
中文描述: 時鐘和緩沖器
文件頁數(shù): 2/13頁
文件大?。?/td> 144K
代理商: CY28159
CY28159
Document #: 38-07118 Rev. *A
Page 2 of 13
Note:
1.
Definition of I/O column mnemonic on pin description table above 1= Input pin, O = output pin, P = power supply pin, PU = indicates that a bidirectional pin
contains pull-up resistor. This will insure that this pin of the device will be seen by the internal logic as a logic 1 level. Likewise pins with a PD designation are
guaranteed to be seen as a logic 0 level if no external level setting circuitry is present at power up.
Pin Description
Pin
20
Name
SSCG
I/O
[1]
PU
I
Description
When asserted LOW, this pin invokes Spread Spectrum functionality. Spread
spectrum is applicable to CPU(0:7), CPU(0:7)#. This pin has a 250-k
inter-
nal pull-up.
Differential host clock outputs. These outputs are used in pairs, (CPU0-0#,
CPU1-1#, CPU2-2#, CPU3-3#, CPU4-4#, CPU5-5#, CPU6-6#, and CPU7-7#)
for differential clocking of the host bus. CPU(0:7) are 180 degrees out of phase
with their complements, CPU(0:7)#. See
Table 1
on page 1
7,10, 13, 16,
42, 39, 36, 33
8, 11, 14, 17,
41, 38, 35, 32
26
CPU(0:7)
O
CPU(0:7)#
IRef
P
This pin establishes the reference current for the internal current steering buff-
ers of the CPU clocks. A resistor is connected from this pin to ground to set
the value of this current.
Fixed 33.3-MHz clock output.
When asserted LOW, this pin invokes a power-down mode by shutting off all
the clocks, disabling all internal circuitry, and shutting down the crystal oscil-
lator. The 48M(0:1) and REF clocks are driven LOW during this condition and
the CPU clocks are driven HIGH and programmed with an 2X IREF current. It
has a 250-k
internal pull-up.
S0 and S1 inputs are sensed on power-up and then internally latched. After-
wards the pins are 3V 48-MHz clocks.
Input select pin. See
Table 1
on page 1
.
It has a 250-k
internal Pull-up
Crystal Buffer output pin. Connects to a crystal only. When an external signal
other than a crystal is used or when in Test mode, this pin is kept unconnected.
Crystal Buffer input pin. Connects to a crystal, or an external single ended
input clock signal.
A buffered output clock of the signal applied at Xin. Typically, 14.31818 MHz.
These input select pins configure the Ioh current (and thus the Voh swing
amplitude) of the CPU clock output pairs. Each pin has a 250-k
internal
Pull-up.
See
Table 5
for current and resistor values.
3.3V power supply pins.
3.3V power supply pins for common supply to the core.
1
3V33
PD#
O
PU
I
44
3, 4
48M(0,1), S(0,1)
IO
48
SEL100/133
PU
I
O
23
XOUT
22
XIN
I
19
REF
Mult(0,1)
O
I
30, 29
25, 46
2, 6, 12, 18,
24, 31, 37, 43
5, 9, 15, 21,
28, 34, 40, 47
27, 45
VDDA
VDD
P
P
VSS
P
Ground pins for common supply to the core.
VSSA
P
Ground pins.
相關(guān)PDF資料
PDF描述
CY28312B-2 Clocks and Buffers
CY28316 Clocks and Buffers
CY28317 Clocks and Buffers
CY28322 Clocks and Buffers
CY28323 Clocks and Buffers
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY28159PVC 制造商:Rochester Electronics LLC 功能描述:FTG FOR SERVERWORKS GRAND CHAMPION CHIPSET - Bulk
CY28159PVCT 制造商:SPECTRALINEAR 制造商全稱:SPECTRALINEAR 功能描述:Clock Generator for Serverworks Grand Champion Chipset Applications
CY28159ZC 制造商:Rochester Electronics LLC 功能描述:FTG FOR SERVERWORKS GRAND CHAMPION CHIPSET - Bulk
CY28159ZCT 制造商:SPECTRALINEAR 制造商全稱:SPECTRALINEAR 功能描述:Clock Generator for Serverworks Grand Champion Chipset Applications
CY2817-000 制造商:TE Connectivity 功能描述:55PC1143-12-MSL4-9CS3051 - Bulk