參數(shù)資料
型號(hào): AM7969-125VBXA
廠商: Advanced Micro Devices, Inc.
英文描述: TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
中文描述: TAXIchip集成電路(透明異步Xmitter,接收器接口)
文件頁(yè)數(shù): 58/127頁(yè)
文件大?。?/td> 730K
代理商: AM7969-125VBXA
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)當(dāng)前第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)
AMD
54
TAXIchip Integrated Circuits Technical Manual
The TAXIchip set uses 4B/5B or 5B/6B coding, so that mis either 4 or 5, and nis either
5 or 6. In 8-bit mode, each 4-bit nibble is presented to one of two 4B/5B encoders to
produce 10 code bits, 5 from each encoder. In 9-bit mode, the more significant 4B/5B
encoder is replaced with a 5B/6B encoder to yield a total of 11 code bits. In 10-bit mode,
both encoders are replaced with 5B/6B encoders, yielding a total of 12 code bits.
The TAXIchip set can encode two types of data: either 8, 9, or 10-bit Data, or Com-
mands. Commands are special symbols which are typically used as control functions at
the receiving end of the link. Commands may be four, three, or two bits wide, corre-
sponding to a Data width of eight, nine, or ten bits respectively. The presence of any
non-ZERO bits on the Command inputs when STRB is asserted will cause a Command
symbol to be sent, regardless of the state of the Data lines. The Command bits are
encoded into 10,11, or 12 bit groupings which are special cases of the 4B/5B or 5B/6B
code not used for Data.
In the absence of Data or Commands, a unique symbol (Sync) is automatically gener-
ated to maintain link synchronization. If the user has not supplied a STRB during a byte,
a Sync symbol is sent.
NRZI stands for Non-Return to Zero, Invert on one. Logic ONEs are indicated by a
transition, while logic ZEROs produce no transition. Further encoding the 4B/5B
encoded data in this way ensures that the Receiver PLL will get a transition at least
every three clock times (the maximum number of ZEROs in the 4B/5B code). Since a
PLL can make a phase comparison and initiate a correction only at a transition,
maximizing the number of transitions helps to keep the loop solidly in lock.
相關(guān)PDF資料
PDF描述
Am7968-125LKC TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
Am7969-125LKC TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
Am7968-175LKC TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
Am7969-175LKC TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
AM7968-125VB3A TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AM7969-175 制造商:AMD 制造商全稱(chēng):Advanced Micro Devices 功能描述:TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
AM7969175DC 制造商:AMD 功能描述:*
AM7969-175DC 制造商:Rochester Electronics LLC 功能描述:- Bulk
AM7969-175DCB 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:Receiver
AM7969-175DKC 制造商:AMD 制造商全稱(chēng):Advanced Micro Devices 功能描述:TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)