
ASAHI KASEI
[AK4643]
MS0476-E-01
2006/10
- 32 -
EXT Master Mode (PMPLL bit = “0”, M/S bit = “1”)
The AK4643 becomes EXT Master Mode by setting PMPLL bit = “0” and M/S bit = “1”. Master clock is input from
MCKI pin, the internal PLL circuit is not operated. The clock required to operate is MCKI (256fs, 512fs or 1024fs). The
input frequency of MCKI is selected by FS1-0 bits (see Table 14).
Mode
FS3-2 bits
FS1 bit
FS0 bit
MCKI Input
Frequency
256fs
1024fs
256fs
512fs
Sampling Frequency
Range
7.35kHz
~
48kHz
7.35kHz
~
13kHz
7.35kHz
~
48kHz
7.35kHz
~
26kHz
0
1
2
3
Don’t care
Don’t care
Don’t care
Don’t care
Table 14. MCKI Frequency at EXT Master Mode (PMPLL bit = “0”, M/S bit = “1”)
0
0
1
1
0
1
0
1
Default
The S/N of the DAC at low sampling frequencies is worse than at high sampling frequencies due to out-of-band noise.
The out-of-band noise can be improved by using higher frequency of the master clock. The S/N of the DAC output
through LOUT/ROUT pins at fs=8kHz is shown in Table 15.
MCKI
S/N
(fs=8kHz, 20kHzLPF + A-weighted)
83dB
93dB
93dB
256fs
512fs
1024fs
Table 15. Relationship between MCKI and S/N of LOUT/ROUT pins
MCKI should always be present whenever the ADC or DAC is in operation (PMADL bit = “1”, PMADR bit = “1” or
PMDAC bit = “1”). If MCKI is not provided, the AK4643 may draw excess current and it is not possible to operate
properly because utilizes dynamic refreshed logic internally. If MCKI is not present, the ADC and DAC should be in the
power-down mode (PMADL=PMADR=PMDAC bits = “0”).
AK4643
DSP or
μ
P
MCKI
BICK
LRCK
SDTO
SDTI
BCLK
LRCK
SDTI
SDTO
MCKO
1fs
32fs or 64fs
MCLK
256fs, 512fs or 1024fs
Figure 24. EXT Master Mode
BCKO bit
BICK Output
Frequency
32fs
64fs
0
1
Default
Table 16. BICK Output Frequency at Master Mode