參數(shù)資料
型號: AK4529
廠商: Asahi Kasei Microsystems Co.,Ltd
元件分類: Codec
英文描述: High Performance Multi-channel Audio CODEC
中文描述: 高性能多通道音頻解碼器
文件頁數(shù): 26/38頁
文件大?。?/td> 398K
代理商: AK4529
ASAHI KASEI
[AK4529]
MS0082-E-00
2001/3
- 26 -
(2) I
2
C-bus Control Mode (I2C= “H”)
AK4529 supports the standard-mode I
2
C-bus (max:100kHz). Then AK4529 cannot be incorporated in a fast-mode
I
2
C-bus system (max:400kHz). The CSN pin should be connected to DVDD at the I
2
C-bus mode.
Figure 13 shows the data transfer sequence at the I
2
C-bus mode. All commands are preceded by a START condition.
A HIGH to LOW transition on the SDA line while SCL is HIGH indicates a START condition (figure 17). After the
START condition, a slave address is sent. This address is 7 bits long followed by an eighth bit which is a data
direction bit (R/W) (figure 14). The most significant five bits of the slave address are fixed as “00100”. The next two
bits are CAD1 and CAD0 (device address bits). These two bits identify the specific device on the bus. The hard-
wired input pins (CAD1 pin and CAD0 pin) set them. If the slave address match that of the AK4529 and R/W bit is
“0”, the AK4529 generates the acknowledge and the write operation is executed. If R/W bit is “1”, the AK4529
generates the not acknowledge since the AK4529 can be only a slave-receiver. The master must generate the
acknowledge-related clock pulse and release the SDA line (HIGH) during the acknowledge clock pulse (figure 18).
The second byte consists of the address for control registers of the AK4529. The format is MSB first, and those most
significant 3-bits are fixed to zeros (figure 15). Those data after the second byte contain control data. The format is
MSB first, 8bits (figure 16). The AK4529 generates an acknowledge after each byte has been received. A data
transfer is always terminated by a STOP condition generated by the master. A LOW to HIGH transition on the SDA
line while SCL is HIGH defines a STOP condition (figure 17).
The AK4529 is capable of more than one byte write operation by one sequence. After receipt of the third byte, the
AK4529 generates an acknowledge, and awaits the next data again. The master can transmit more than one byte
instead of terminating the write cycle after the first data byte is transferred. After the receipt of each data, the internal
5bits address counter is incremented by one, and the next data is taken into next address automatically. If the address
exceed 1FH prior to generating the stop condition, the address counter will “roll over” to 00H and the previous data
will be overwritten.
The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the data
line can only change when the clock signal on the SCL line is LOW (figure 19) except for the START and the STOP
condition.
SDA
S
T
A
R
T
A
C
K
A
C
K
S
Slave
Address
A
C
K
Sub
Address(n)
Data(n)
P
S
T
O
P
Data(n+x)
A
C
K
Data(n+1)
A
C
K
R/W
A
C
K
Figure 13. Data transfer sequence at the I
2
C-bus mode
0
0
1
0
0
CAD1
CAD0
R/W
(Those CAD1/0 should match with CAD1/0 pins)
Figure 14. The first byte
0
0
0
A4
A3
A2
A1
A0
Figure 15. The second byte
D7
D6
D5
D4
D3
D2
D1
D0
Figure 16. Byte structure after the second byte
相關(guān)PDF資料
PDF描述
AK4532 Internet/Network/General Purpose Multimedia Audio CODEC
AKD4532 Internet/Network/General Purpose Multimedia Audio CODEC
AK4533 Audio Codec with Touch Screen Controller
AK4534 16Bit CODEC with MIC/HP/SPK-AMP
AK4534VN 16Bit CODEC with MIC/HP/SPK-AMP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AK4529VQ 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Converter IC
AK4529VQP 制造商:AKM Semiconductor Inc 功能描述:Audio Codec 2ADC / 8DAC 24-Bit 44-Pin LQFP
AK4531A-VQ 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Consumer IC
AK4532 制造商:AKM 制造商全稱:AKM 功能描述:Internet/Network/General Purpose Multimedia Audio CODEC
AK4532_04 制造商:AKM 制造商全稱:AKM 功能描述:Internet/Network/General Purpose Multimedia Audio CODEC