
ASAHI KASEI
[AK4115]
MS0573-E-00
2006/12
- 6 -
PIN/FUNCTION (Continued)
No.
Pin Name
CM0
CDTO
CAD1
CM1
CDTI
I/O
I
O
I
I
I
Function
Master Clock Operation Mode #0 Pin in parallel mode
Control Data Output Pin in serial mode, IIC pin = “L”.
Chip Address #1 Pin in serial mode, IIC pin = “H”.
Master Clock Operation Mode #1 Pin in parallel mode
Control Data Input Pin in serial mode, IIC pin = “L”.
Control Data Pin in serial mode, IIC pin = “H”.
An external pull-up resistor is required.
Output Clock Select #1 Pin in parallel mode
Control Data Clock Pin in serial mode, IIC pin = “L”
Control Data Clock Pin in serial mode, IIC pin = “H”
An external pull-up resistor is required.
Output Clock Select #0 Pin in parallel mode
Chip Select Pin in serial mode, IIC pin = “L”.
Chip Address #0 Pin in serial mode, IIC pin = “H”.
Digital Power Supply Pin, 3.3V
Digital Ground Pin
Substrate Ground Pin
Input Channel Select #1 Pin in parallel mode
IIC Select Pin in serial mode
“L”: 4-wire Serial, “H”: I
2
C
PLL Source Select Pin
“L”: S/PDIF Input, “H”: ELRCK Input Clock
PSEL pin and PSEL bit are ORed in serial mode.
X’tal Frequency Select #0 Pin
X’tal Frequency Select #1 Pin
PLL Loop Filter Pin
Analog Ground Pin
External Resistor Pin
10k
±
1% resistor should be connected to AVSS externally.
Common Voltage Output Pin
4.7μF capacitor should be connected to AVSS externally.
Analog Power Supply Pin, 3.3V
Parallel/Serial Select Pin
“L”: Serial Mode, “H”: Parallel Mode
Master Clock Frequency Auto Setting Mode Pin.
“L”: Disable, “H”: Enable
ACKS pin and ACKS bit are ORed in serial mode.
Receiver Channel #0 Negative Input Pin (Internal biased pin)
In serial mode, this channel is selected as default channel.
Receiver Channel #0 Positive Input Pin (Internal biased pin)
In serial mode, this channel is selected as default channel.
Analog Ground Pin
Receiver Channel #1 Pin (Internal biased pin)
Analog Power Supply Pin, 3.3V
Receiver Channel #2 Pin (Internal biased pin)
Analog Ground Pin
Receiver Channel #3 Pin (Internal biased pin)
Analog Power Supply Pin, 3.3V
Input Channel Select #0 Pin in parallel mode
Receiver Channel #4 Pin in serial mode (Internal biased pin)
37
38
SDA
I/O
OCKS1
CCLK
I
I
39
SCL
I
OCKS0
CSN
CAD0
DVDD
DVSS
BVSS
IPS1
I
I
I
-
-
-
I
40
41
42
43
44
IIC
I
45
PSEL
I
46
47
48
49
XTL0
XTL1
FILT
AVSS
I
I
O
-
50
R
O
51
VCOM
O
52
AVDD
-
53
P/SN
I
54
ACKS
I
55
RXN0
I
56
RXP0
I
57
58
59
60
61
62
63
AVSS
RX1
AVDD
RX2
AVSS
RX3
AVDD
IPS0
RX4
-
I
-
I
-
I
-
I
I
64
Note 1. Do not allow digital input pins except internal biased pins to float.