參數(shù)資料
型號: ADV7179KCPZ-REEL
廠商: Analog Devices Inc
文件頁數(shù): 35/52頁
文件大?。?/td> 0K
描述: IC ENCODER VID NTSC/PAL 40LFCSP
標準包裝: 1
類型: 視頻編碼器
應用: 數(shù)碼相機,手機,便攜式視頻
電壓 - 電源,模擬: 2.8 V,3.3 V
安裝類型: 表面貼裝
封裝/外殼: 40-VFQFN 裸露焊盤,CSP
供應商設備封裝: 40-LFCSP-VQ(6x6)
包裝: 標準包裝
產(chǎn)品目錄頁面: 786 (CN2011-ZH PDF)
其它名稱: ADV7179KCPZ-REELDKR
ADV7174/ADV7179
Rev. B | Page 40 of 52
SUPPLY DECOUPLING
For optimum performance, bypass capacitors should be in-
stalled using the shortest leads possible, consistent with reliable
operation, to reduce the lead inductance. Best performance is
obtained with 0.1 μF ceramic capacitor decoupling. Each group
of VAA pins on the ADV7174/ADV7179 must have at least one
0.1 μF decoupling capacitor to GND. These capacitors should
be placed as close to the device as possible.
It is important to note that while the ADV7174/ADV7179
contains circuitry to reject power supply noise, this rejection
decreases with frequency. If a high frequency switching power
supply is used, the designer should pay close attention to
reducing power supply noise and consider using a 3-terminal
voltage regulator for supplying power to the analog power
plane.
DIGITAL SIGNAL INTERCONNECT
The digital inputs to the ADV7174/ADV7179 should be
isolated as much as possible from the analog outputs and other
analog circuitry. Also, these input signals should not overlay the
analog power plane.
Due to the high clock rates involved, long clock lines to the
ADV7174/ADV7179 should be avoided to reduce noise pickup.
Any active termination resistors for the digital inputs should be
connected to the regular PCB power plane (VCC) and not to the
analog power plane.
ANALOG SIGNAL INTERCONNECT
The ADV7174/ADV7179 should be located as close to the
output connectors as possible to minimize noise pickup and
reflections due to impedance mismatch.
The video output signals should overlay the ground plane, not
the analog power plane, to maximize the high frequency power
supply rejection.
Digital inputs, especially pixel data inputs and clocking signals,
should never overlay any of the analog signal circuitry and
should be kept as far away as possible.
For best performance, the outputs should each have a 75 Ω load
resistor connected to GND. These resistors should be placed as
close as possible to the ADV7174/ADV7179 to minimize
reflections.
The ADV7174/ADV7179 should have no inputs left floating.
Any inputs that are not required should be tied to ground.
The circuit in Figure 55 can be used to generate a 13.5 MHz
waveform using the 27 MHz clock and the HSYNC pulse. This
waveform is guaranteed to produce the 13.5 MHz clock in
synchronization with the 27 MHz clock. This 13.5 MHz clock
can be used if the 13.5 MHz clock is required by the MPEG
decoder. This guarantees that the Cr and Cb pixel information
is input to the ADV7174/ADV7179 in the correct sequence.
Note that the exposed metal paddle on the bottom side of the
LFCSP package must be soldered to PCB ground for proper
heat dissipation and also for electrical noise and mechanical
strength benefits.
D
Q
CK
D
Q
CK
CLOCK
HSYNC
13.5MHz
02
98
0-
A
-05
4
Figure 55. Circuit to Generate 13.5 MHz
相關PDF資料
PDF描述
ADV7181CBSTZ IC VIDEO DECODER SDTV RGB 64LQFP
ADV7181DWBCPZ-RL IC VIDEO DECODER SD/HD 64LFCSP
ADV7183BBSTZ IC VIDEO DECODER NTSC 80-LQFP
ADV7184BSTZ IC DECODER VID SDTV MULTI 80LQFP
ADV7188BSTZ IC DECODER VID MULTIFORM 80LQFP
相關代理商/技術參數(shù)
參數(shù)描述
ADV7179KCPZ-REEL2 制造商:AD 制造商全稱:Analog Devices 功能描述:Chip Scale PAL/NTSC Video Encoder with Advanced Power Management
ADV7179WBCPZ 制造商:Analog Devices 功能描述:
ADV7179WBCPZ2 制造商:AD 制造商全稱:Analog Devices 功能描述:Chip Scale PAL/NTSC Video Encoder with Advanced Power Management
ADV7179WBCPZ-REEL 制造商:Analog Devices 功能描述:
ADV7180 制造商:AD 制造商全稱:Analog Devices 功能描述:10-Bit, 4 x Oversampling SDTV Video Decoder