參數(shù)資料
型號(hào): AD9551BCPZ
廠商: ANALOG DEVICES INC
元件分類: 時(shí)鐘產(chǎn)生/分配
英文描述: 900 MHz, OTHER CLOCK GENERATOR, QCC40
封裝: 6 X 6 MM, ROHS COMPLIANT, MO-220VJJD-2, LFCSP-40
文件頁數(shù): 13/40頁
文件大?。?/td> 792K
代理商: AD9551BCPZ
AD9551
Rev. B | Page 20 of 40
The gain of the output PLL is proportional to the current
delivered by the charge pump. The user can override the default
charge pump current setting, and, thereby, the PLL gain, by using
Register 0x0A[7:0].
The output PLL has a VCO with 128 frequency bands spanning
a range of 3350 MHz to 4050 MHz (3700 MHz nominal). How-
ever, the actual operating frequency within a particular band
depends on the control voltage that appears on the loop filter
capacitor. The control voltage causes the VCO output frequency
to vary linearly within the selected band. This frequency vari-
ability allows the control loop of the output PLL to synchronize
the VCO output signal with the reference signal applied to the
PFD. Typically, the device selects the appropriate band and adjusts
the signal level as part of its calibration process. However, the
user can force calibration by first enabling SPI control of VCO
calibration (Register 0x0E[2] = 1) and then writing a 1 to the
calibrate VCO bit (Register 0x0E[7]). To facilitate system debug-
ging, the user can override the VCO band setting by first
enabling SPI control of the VCO band (Register 0x0E[0] = 1)
and then writing the desired value to Register 0x10[7:1].
The output PLL has a feedback divider coupled with a third-order
SDM (similar to the REFA and REFB input dividers) that enables
the output PLL to provide integer-plus-fractional frequency up-
conversion. The integer factor, N, is variable from 0 to 255 via an
8-bit programming register. However, the minimum practical value
of N is 64 because this sufficiently reduces the VCO frequency
in the PLL feedback path to an acceptable range. The SDM in the
feedback path allows for a fractional divide value that takes the
form of N + F/M, where N is the integer part (eight bits), M is
the modulus (20 bits), and F is the fractional part (20 bits), with
all three parameters being positive integers. The feedback SDM
gives the AD9551 the ability to support a wide range of output
frequencies with exact frequency ratios relative to the input
reference.
PLL Locked Indicators
Both the input and output PLLs provide a status indicator that
appears at an external pin. The indicator shows when the PLL has
acquired a locked condition. The input PLL provides the INPUT
PLL LOCKED signal, and the output PLL provides the OUTPUT
PLL LOCKED signal.
Output Dividers
Three integer dividers exist in the output chain. The first divider
(P0) yields an integer submultiple of the VCO frequency. The
second divider (P1) establishes the frequency at OUT1 as an
integer submultiple of the output frequency of the P0 divider.
The third divider (P2) establishes the output frequency at OUT2
as an integer submultiple of the OUT1 frequency.
Output Drivers
The user has control over the following output driver parameters
via the programming registers:
Logic family and pin functionality
Polarity (for CMOS family only)
Drive current
Power-down
The logic families are LVDS, LVPECL, and CMOS. Selection of
the logic family is via the mode control bits in the OUT1 driver
control register (Register 0x32[5:3]) and the OUT2 driver control
register (Register 0x34[5:3]), as detailed in Table 15. Regardless
of the selected logic family, each output driver uses two pins: OUT1
and OUT1 are used by one driver, and OUT2 and OUT2 are used
by the other. This enables support of the differential signals
associated with the LVDS and LVPECL logic families. CMOS,
on the other hand, is a single-ended signal requiring only one
output pin, but both output pins are available for optional pro-
vision of a dual, single-ended CMOS output clock. Refer to the first
entry (CMOS (both pins)) in
.
Table 15. Output Channel Logic Family and Pin Functionality
Mode
Control Bits[2:0]
Logic Family and Pin Functionality
000
CMOS (both pins)
001
CMOS (positive pin), tristate (negative pin)
010
Tristate (positive pin), CMOS (negative pin)
011
Tristate (both pins)
100
LVDS
101
LVPECL
110
Undefined
111
Undefined
If the mode bits indicate the CMOS logic family, the user has
control of the logic polarity associated with each CMOS output
pin via the OUT1 and OUT2 driver control registers.
If the mode bits indicate the CMOS or LVDS logic family, the
user can select whether the output driver uses weak or strong
drive capability via the OUT1 and OUT2 driver control registers.
In the case of the CMOS family, the strong setting allows for
driving increased capacitive loads. In the case of the LVDS family,
the nominal weak and strong drive currents are 3.5 mA and
7 mA, respectively.
The OUT1 and OUT2 driver control registers also have a power-
down bit to enable/disable the output drivers. The power-down
function is independent of the logic family selection.
Note that, unless the user programs the device to allow SPI port
control of the output drivers, the drivers default to LVPECL or
LVDS, depending on the logic level on the OUTSEL pin (Pin 16).
For OUTSEL = 0, both outputs are LVDS. For OUTSEL = 1, both
outputs are LVPECL. In the pin-selected LVDS mode, the user
can still control the drive strength, using the SPI port.
相關(guān)PDF資料
PDF描述
AD9643BCPZ-170 2-CH 14-BIT FLASH METHOD ADC, PARALLEL ACCESS, QCC64
AD9643BCPZ-210 2-CH 14-BIT FLASH METHOD ADC, PARALLEL ACCESS, QCC64
AD9643BCPZ-250 2-CH 14-BIT FLASH METHOD ADC, PARALLEL ACCESS, QCC64
AD9643BCPZRL7-210 2-CH 14-BIT FLASH METHOD ADC, PARALLEL ACCESS, QCC64
AD9753ASTZRL PARALLEL, WORD INPUT LOADING, 0.011 us SETTLING TIME, 12-BIT DAC, PQFP48
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9551BCPZ-REEL7 功能描述:IC CLOCK GEN TRANSLATOR 40LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類型:PLL 時(shí)鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無 頻率 - 最大:240MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應(yīng)商設(shè)備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
AD9552 制造商:AD 制造商全稱:Analog Devices 功能描述:Oscillator Frequency Upconverter
AD9552/PCBZ 功能描述:BOARD EVALUATION FOR AD9552 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:PSoC® 主要目的:電源管理,熱管理 嵌入式:- 已用 IC / 零件:- 主要屬性:- 次要屬性:- 已供物品:板,CD,電源
AD9552BCPZ 功能描述:IC PLL CLOCK GEN LP 32LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類型:PLL 頻率合成器 PLL:是 輸入:晶體 輸出:時(shí)鐘 電路數(shù):1 比率 - 輸入:輸出:1:1 差分 - 輸入:輸出:無/無 頻率 - 最大:1GHz 除法器/乘法器:是/無 電源電壓:4.5 V ~ 5.5 V 工作溫度:-20°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-LSSOP(0.175",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-SSOP 包裝:帶卷 (TR) 其它名稱:NJW1504V-TE1-NDNJW1504V-TE1TR
AD9552BCPZ 制造商:Analog Devices 功能描述:IC PLL CLOCK GENERATOR 112.5MHZ LFCSP-32