參數(shù)資料
型號: AD9520-5BCPZ
廠商: Analog Devices Inc
文件頁數(shù): 75/76頁
文件大?。?/td> 0K
描述: IC CLOCK GEN EXT VCO 64-LFCSP
設(shè)計資源: Synchronizing Multiple AD9910 1 GSPS Direct Digital Synthesizers (CN0121)
Phase Coherent FSK Modulator (CN0186)
標準包裝: 1
類型: 時鐘發(fā)生器,扇出配送
PLL:
輸入: CMOS,LVDS,LVPECL
輸出: CMOS,LVPECL
電路數(shù): 1
比率 - 輸入:輸出: 2:12,2:24
差分 - 輸入:輸出: 是/是
頻率 - 最大: 2.4GHz
除法器/乘法器: 是/無
電源電壓: 3.135 V ~ 3.465 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 64-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 64-LFCSP-VQ(9x9)
包裝: 托盤
產(chǎn)品目錄頁面: 776 (CN2011-ZH PDF)
AD9520-5
Data Sheet
Rev. A | Page 8 of 76
Parameter
Min
Typ
Max
Unit
Test Conditions/Comments
Source Current
Damage to the part can result if values are exceeded
Static
20
mA
Dynamic
16
mA
Sink Current
Damage to the part can result if values are exceeded
Static
8
mA
Dynamic
16
mA
TIMING CHARACTERISTICS
Table 5.
Parameter
Min
Typ
Max
Unit
Test Conditions/Comments
LVPECL OUTPUT RISE/FALL TIMES
Termination = 50 Ω to VS_DRV 2 V
Output Rise Time, tRP
130
170
ps
20% to 80%, measured differentially (rise/fall times are
independent of VS and are valid for VS_DRV = 3.3 V and 2.5 V)
Output Fall Time, tFP
130
170
ps
80% to 20%, measured differentially (rise/fall times are
independent of VS and are valid for VS_DRV = 3.3 V and 2.5 V)
PROPAGATION DELAY, tPECL, CLK-TO-LVPECL
OUTPUT
For All Divide Values
850
1050
1280
ps
High frequency clock distribution configuration
800
970
1180
ps
Clock distribution configuration
Variation with Temperature
1.0
ps/°C
OUTPUT SKEW, LVPECL OUTPUTS1
Termination = 50 Ω to VS_DRV 2 V
LVPECL Outputs Sharing the Same Divider
5
16
ps
VS_DRV = 3.3 V
5
20
ps
VS_DRV = 2.5 V
LVPECL Outputs on Different Dividers
5
45
ps
VS_DRV = 3.3 V
5
60
ps
VS_DRV = 2.5 V
All LVPECL Outputs Across Multiple Parts
190
ps
VS_DRV = 3.3 V and 2.5 V
CMOS OUTPUT RISE/FALL TIMES
Termination = open
Output Rise Time, tRC
750
960
ps
20% to 80%; CLOAD = 10 pF; VS_DRV = 3.3 V
Output Fall Time, tFC
715
890
ps
80% to 20%; CLOAD = 10 pF; VS_DRV = 3.3 V
Output Rise Time, tRC
965
1280
ps
20% to 80%; CLOAD = 10 pF; VS_DRV = 2.5 V
Output Fall Time, tFC
890
1100
ps
80% to 20%; CLOAD = 10 pF; VS_DRV = 2.5 V
PROPAGATION DELAY, tCMOS, CLK-TO-CMOS
OUTPUT
Clock distribution configuration
For All Divide Values
2.1
2.75
3.55
ns
VS_DRV = 3.3 V
3.35
ns
VS_DRV = 2.5 V
Variation with Temperature
2
ps/°C
VS_DRV = 3.3 V and 2.5 V
OUTPUT SKEW, CMOS OUTPUTS1
CMOS Outputs Sharing the Same Divider
7
85
ps
VS_DRV = 3.3 V
10
105
ps
VS_DRV = 2.5 V
All CMOS Outputs on Different Dividers
10
240
ps
VS_DRV = 3.3 V
10
285
ps
VS_DRV = 2.5 V
All CMOS Outputs Across Multiple Parts
600
ps
VS_DRV = 3.3 V
620
ps
VS_DRV = 2.5 V
OUTPUT SKEW, LVPECL-TO-CMOS OUTPUTS1
All settings identical; different logic type
Outputs Sharing the Same Divider
1.18
1.76
2.48
ns
LVPECL to CMOS on same part
Outputs on Different Dividers
1.20
1.78
2.50
ns
LVPECL to CMOS on same part
1
The output skew is the difference between any two similar delay paths while operating at the same voltage and temperature.
相關(guān)PDF資料
PDF描述
M83723/83G1203N CONN RCPT 3POS WALL MT W/PINS
X9116WM8 IC DIGITAL POT 10K 16TP 8MSOP
MS27467E25F35SD CONN PLUG 128POS STRAIGHT W/SCKT
X9111TV14I IC DCP 100K 1024TP 14TSSOP
MS3452W28-2S CONN RCPT 14POS BOX MNT W/SCKT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9520-5BCPZ-REEL7 功能描述:IC CLOCK GEN EXT VCO 64LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:2,000 系列:- 類型:PLL 時鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無 頻率 - 最大:240MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應(yīng)商設(shè)備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
AD9521JH 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Log/Antilog Amplifier
AD9521KH 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Log/Antilog Amplifier
AD9521SE 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Log/Antilog Amplifier
AD9521SH 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Log/Antilog Amplifier