參數(shù)資料
型號: 74F50728
廠商: NXP Semiconductors N.V.
英文描述: Synchronizing cascaded dual positive edge-triggered D-type flip-flop
中文描述: 同步串聯(lián)雙上升沿觸發(fā)D型觸發(fā)器
文件頁數(shù): 2/12頁
文件大?。?/td> 89K
代理商: 74F50728
Philips Semiconductors
Product specification
74F50728
Synchronizing cascaded dual positive
edge-triggered D-type flip-flop
2
September 14, 1990
853-1389 00421
FEATURES
Metastable immune characteristics
Output skew less than 1.5ns
See 74F5074 for synchronizing dual D-type flip-flop
See 74F50109 for synchronizing dual J–K positive edge-triggered
flip-flop
See 74F50729 for synchronizing dual dual D-type flip-flop with
edge-triggered set and reset
Industrial temperature range available (–40
°
C to +85
°
C)
DESCRIPTION
The 74F50728 is a cascaded dual positive edge–triggered D–type
featuring individual data, clock, set and reset inputs; also true and
complementary outputs.
Set (SDn) and reset (RDn) are asynchronous active low inputs and
operate independently of the clock (CPn) input. They set and reset
both flip–flops of a cascaded pair simultaneously. Data must be
stable just one setup time prior to the low–to–high transition of the
clock for guaranteed propagation delays.
Clock triggering occurs at a voltage level and is not directly related
to the transition time of the positive–going pulse. Following the hold
time interval, data at the Dn input may be changed without affecting
the levels of the output. Data entering the 74F50728 requires two
clock cycles to arrive at the outputs.
The 74F50728 is designed so that the outputs can never display a
metastable state due to setup and hold time violations. If setup time
and hold time are violated the propagation delays may be extended
beyond the specifications but the outputs will not glitch or display a
metastable state. Typical metastability parameters for the 74F50728
are:
τ 135
ps and
T
0
9.8 X 10
6
sec where
τ
represents a
function of the rate at which a latch in a metastable state resolves
that condition and T
o
represents a function of the measurement of
the propensity of a latch to enter a metastable state.
TYPE
74F50728
TYPICAL f
max
145 MHz
TYPICAL SUPPLY
CURRENT (TOTAL)
23mA
ORDERING INFORMATION
ORDER CODE
COMMERCIAL RANGE
V
CC
= 5V
±
10%,
T
amb
= 0
°
C to +70
°
C
N74F50728N
INDUSTRIAL RANGE
V
CC
= 5V
±
10%,
T
amb
= –40
°
C to +85
°
C
I74F50728N
DESCRIPTION
PKG DWG #
14–pin plastic DIP
SOT27-1
14–pin plastic SO
N74F50728D
I74F50728D
SOT108-1
INPUT AND OUTPUT LOADING AND FAN OUT TABLE
PINS
DESCRIPTION
74F (U.L.) HIGH/
LOW
LOAD VALUE HIGH/
LOW
D0, D1
Data inputs
1.0/0.417
20
μ
A/250
μ
A
20
μ
A/20
μ
A
20
μ
A/20
μ
A
20
μ
A/20
μ
A
1.0mA/20mA
CP0, CP1
Clock inputs (active rising edge)
1.0/1.0
SD0, SD1
Set inputs (active low)
1.0/1.0
RD0, RD1
Reset inputs (active low)
1.0/1.0
Q0, Q1, Q0, Q1
NOTE:
One (1.0) FAST unit load is defined as: 20
μ
A in the high state and 0.6mA in the low state.
Data outputs
50/33
相關(guān)PDF資料
PDF描述
74F50729 Synchronizing dual D-type flip-flop with edge-triggered set and reset with metastable immune characteristics
74F5074 Synchronizing dual D-type flip-flop/clock driver(同步雙D觸發(fā)器/時鐘驅(qū)動器)
74F51SCX 2/2-input and 3/3-input AND-NOR Gate
74F51SJX 2/2-input and 3/3-input AND-NOR Gate
74F51 Dual 2-wide 2-input, 2-wise 3-input AND-OR-invert gate(雙2位寬,2輸入,2方式 ,3輸入與或非門)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
74F50729 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Synchronizing dual D-type flip-flop with edge-triggered set and reset with metastable immune characteristics
74F5074 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Synchronizing dual D-type flip-flop/clock driver
74F5074D 制造商:SGS 功能描述:74F5074 SGS S1I2B 制造商:NXP Semiconductors 功能描述:
74F5074N 制造商:NXP Semiconductors 功能描述:
74F51 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Dual 2-wide 2-input, 2-wise 3-input AND-OR-invert gate