參數(shù)資料
型號(hào): 28F320S3
英文描述: WORD-WIDE FlashFile MEMORY FAMILY
中文描述: 字寬FlashFile存儲(chǔ)器家族
文件頁數(shù): 12/52頁
文件大?。?/td> 1262K
代理商: 28F320S3
28F160S3, 28F320S3
E
12
ADVANCE INFORMATION
3.0
BUS OPERATION
The local CPU reads and writes flash memory in-
system. All bus cycles to or from the flash
memory conform to standard microprocessor bus
cycles.
3.1
Read
Block information, query information, identifier
codes and Status Registers can be read
independent of the V
PP
voltage.
The first task is to place the device into the
desired read mode by writing the appropriate
read-mode command (Read Array, Query, Read
Identifier Codes, or Read Status Register) to the
CUI. Upon initial device power-up or after exit
from deep power-down mode, the device
automatically resets to read array mode. Control
pins dictate the data flow in and out of the
component. CE
#, CE
1
# and OE# must be driven
active to obtain data at the outputs. CE
0
# and
CE
1
# are the device selection controls, and,
when both are active, enable the selected
memory device. OE# is the data output (DQ
0
DQ
15
) control: When active it drives the selected
memory data onto the I/O bus. WE# must be at
V
and RP# must be at V
IH
. Figure 17 illustrates
a read cycle.
3.2
Output Disable
With OE# at a logic-high level (V
), the device
outputs are disabled. Output pins DQ
0
–DQ
15
are
placed in a high-impedance state.
3.3
Standby
CE
0
# or CE
1
# at a logic-high level (V
) places
the device in standby mode, substantially
reducing device power consumption. DQ
0
–DQ
15
(or DQ
0
– DQ
7
in x8 mode) outputs are placed in
a high-impedance state independent of OE#. If
deselected during block erase, programming, or
lock-bit configuration, the device continues
functioning and consuming active power until the
operation completes.
3.4
Deep Power-Down
RP# at V
IL
initiates the deep power-down mode.
In read mode, RP#-low deselects the memory,
places output drivers in a high-impedance state,
and turns off all internal circuits. RP# must be
held low for time t
PLPH
. Time t
PHQV
is required
after return from power-down until initial memory
access outputs are valid. After this wake-up
interval, normal operation is restored. The CUI
resets to read array mode, and the Status
Register is set to 80H.
During block erase, programming, or lock-bit
configuration modes, RP#-low will abort the
operation. STS in RY/BY# mode remains low
until the reset operation is complete. Memory
contents being altered are no longer valid; the
data
may
be
partially
programming or partially altered after an erase or
lock-bit configuration. Time t
PHWL
is required after
RP# goes to logic-high (V
IH
) before another
command can be written.
corrupted
after
It is important in any automated system to assert
RP# during system reset. When the system
comes out of reset, it expects to read from the
flash memory. Automated flash memories
provide status information when accessed during
block
erase,
programming,
configuration modes. If a CPU reset occurs with
no flash memory reset, proper CPU initialization
may not occur because the flash memory may be
providing status information instead of array data.
Intel’s Flash memories allow proper CPU
initialization following a system reset through the
use of the RP# input. In this application, RP# is
controlled by the same RESET# signal that
resets the system CPU.
or
lock-bit
3.5
Read Query Operation
The read query operation outputs block status,
Common Flash Interface (CFI) ID string, system
interface, device geometry, and Intel-specific
extended query information.
相關(guān)PDF資料
PDF描述
28F320S5 WORD-WIDE FlashFile MEMORY FAMILY
28F640J5 Dual-Slot, PCMCIA Analog Power Controller
28LV010RT2DB20 3.3V 1 Megabit (128K x 8-Bit) EEPROM
28LV010 3.3V 1 Megabit (128K x 8-Bit) EEPROM
28LV010RPDB20 3.3V 1 Megabit (128K x 8-Bit) EEPROM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
28F320S5 制造商:未知廠家 制造商全稱:未知廠家 功能描述:WORD-WIDE FlashFile MEMORY FAMILY
28F320W30 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:1.8 Volt Intel Wireless Flash Memory with 3 Volt I/O and SRAM (W30)
28F400B3 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:SMART 3 ADVANCED BOOT BLOCK WORD-WIDE
28F400B5 制造商:未知廠家 制造商全稱:未知廠家 功能描述:SMART 5 BOOT BLOCK. FLASH MEMORY FAMILY 2. 4. 8 MBIT
28F400B5WG8BET 制造商: 功能描述: 制造商:Micron Technology Inc 功能描述: 制造商:undefined 功能描述: