參數(shù)資料
型號(hào): ZPSD601(V)E1
英文描述: Field Programmable Microcontroller Peripherals with Embedded Micro--Cell(可編程邏輯,零功耗,4K位SRAM,26個(gè)可編程I/O,通用PLD有63個(gè)輸入)
中文描述: 現(xiàn)場可編程微控制器外圍設(shè)備和嵌入式微-細(xì)胞(可編程邏輯,零功耗,4K的位的SRAM,26余個(gè)可編程輸入/輸出,通用PLD的有63個(gè)輸入)
文件頁數(shù): 48/98頁
文件大?。?/td> 484K
代理商: ZPSD601(V)E1
ZPSD6XX(V) Family
12-48
I/O Ports
(cont.)
Port Data Registers
(cont.)
Register I/O Address Offset
The base address of the Registers is defined in the CSIOP equation that occupies
256 bytes of address space and is defined by the user in PSDsoft. The lower address byte
A[7:0], or address offset, selects the register. Table 27 shows the address offset for all
MCUs except those Motorola microcontrollers with a 16-bit data bus. Table 27A shows the
address offset for Motorola MCUs in 16-bit mode.
For example, when the CSIOP is defined to occupy the address range of 1000h to 10FFh in
PSDabel, the address of the Port A Control Register is then 1002h.
Register Name
Port A
Port B
Port C
Port D
Data In
00
01
10
11
Control
02
03
Data Out
04
05
12
13
Direction
06
07
14
15
Drive
08
09
16
17
Input Micro
Cell
0A
0B
18
Enable Out
0C
0D
1A
Output Micro
Cell
20
20
21
Table 27. I/O Register Address Offset (relative to CSIOP)
Register Name
Port A
Port B
Port C
Port D
Data In
01
00
11
10
Control
03
02
Data Out
05
04
13
12
Direction
07
06
15
14
Drive
09
08
17
16
Input Micro
Cell
0B
0A
19
Enable Out
0D
0C
1B
Output Micro
Cell
21
21
20
Table 27A. Register Address Offset for 16-Bit Motorola Microcontrollers
in 16-Bit Mode (relative to CSIOP)
相關(guān)PDF資料
PDF描述
ZPSD603(V)E1 Field Programmable Microcontroller Peripherals with Embedded Micro--Cell(可編程邏輯,零功耗,4K位SRAM,26個(gè)可編程I/O,通用PLD有63個(gè)輸入)
ZPSD611(V)E1 Field Programmable Microcontroller Peripherals with Embedded Micro--Cell(可編程邏輯,零功耗,4K位SRAM,26個(gè)可編程I/O,通用PLD有63個(gè)輸入)
ZPSD612(V)E1 Field Programmable Microcontroller Peripherals with Embedded Micro--Cell(可編程邏輯,零功耗,4K位SRAM,26個(gè)可編程I/O,通用PLD有63個(gè)輸入)
ZPSD613(V)E1 Field Programmable Microcontroller Peripherals with Embedded Micro--Cell(可編程邏輯,零功耗,4K位SRAM,26個(gè)可編程I/O,通用PLD有63個(gè)輸入)
ZPSD813F1V Flash In System Programmable Mirocomputer Peripherals(閃速,在系統(tǒng)可編程微控制器外圍器件,1M位閃速存儲(chǔ)器,256K位EEPROM,16K位SRAM)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ZPSD602E1-15L 制造商:WSI 功能描述:
ZPSD611E1-15J 制造商:WSI 功能描述:
ZPSD611E1-15JI 制造商:WSI 功能描述:
ZPSD611E1-15L 制造商:WSI 功能描述:
ZPSD611E1-70L 制造商:WSI 功能描述: