Rev. 2.00 XRD98L61 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 Clock CLKtest Nullamp CMtest Fastclk CLAMPopt Oneshot ClampCal SPIXopt RSTreject VSreject D" />
參數(shù)資料
型號(hào): XRD98L61AIV-F
廠商: Exar Corporation
文件頁(yè)數(shù): 5/38頁(yè)
文件大?。?/td> 0K
描述: IC CCD DIGITIZER 12BIT 48TQFP
標(biāo)準(zhǔn)包裝: 250
位數(shù): 12
通道數(shù): 1
電壓 - 電源,模擬: 2.7 V ~ 3.6 V
電壓 - 電源,數(shù)字: 2.7 V ~ 3.6 V
封裝/外殼: 48-TQFP
供應(yīng)商設(shè)備封裝: 48-TQFP(7x7)
包裝: 托盤
13
Rev. 2.00
XRD98L61
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
Clock
CLKtest Nullamp CMtest Fastclk CLAMPopt Oneshot ClampCal
SPIXopt
RSTreject VSreject
Default
0
Clock Register (Reg. 10, Address 001010)
The Clock register is used to set various clocking options.
CLKtest=0, Normal operation.
CLKtest=1, Exar test mode - Do not use.
Nullamp=0, Normal operation.
Nullamp=1, Exar test mode - Do not use.
CMtest=0, Normal operation.
CMtest=1, Exar test mode - Do not use.
Fastclk=0, Normal operation.
Fastclk=1, Exar test mode - Do not use.
CLAMPopt=0, DC Restore bias is on only during CLAMP.
CLAMPopt=1, DC Restore bias is always ON.
OneShot=0, CAL defines OB pixels. Clamp controls DC restore.
OneShot=1, CAL controls DC restore and defines OB pixels. CLAMP used for VS reject.
ClampCal=0, CLAMP at start of line, CAL at end of line (affects VS reject).
ClampCal=1, CAL at start of line, CLAMP at end of line (affects VS reject).
SPIXopt=0,
φ2 starts DelayA[5:3] + DelayB[8:6] after SBLK trailing edge
SPIXopt=1,
φ2 starts DelayB[2:0] after SPIX pin leading edge.
RSTreject=0, Reset reject switch (
φ3) not clocked, always on.
RSTreject=1, Reset reject switch (
φ3) clocked.
VSreject=0, Vertical Shift Reject is inactive.
VSreject=1, Vertical Shift Reject is active.
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
Polarity
SBLKpol SPIXpol
CALpol
CLAMPpol *Reserved ADCpol
Default
0
Polarity Register (Reg. 9, Address 001001)
The Polarity register is used to set the polarity for the 6 input clock signals.
For each clock: polarity bit=0 sets clock active low, polarity bit=1 sets clock active high.
NOTE: *Reserved Test Register bit. Used for factory test only. Please do not modify.
相關(guān)PDF資料
PDF描述
XRD98L62ACV-F IC CCD DIGITIZER 12BIT 48TQFP
XRD98L63AIV-F IC CCD DIGITIZER 12BIT 48TQFP
XRT71D00IQ-F IC JITTER ATTENUATOR SGL 32TQFP
XRT71D03IV-F IC JITTER ATTENUATOR 3CH 64TQFP
XRT71D04IV IC JITTER ATTENUATOR 4CH 80TQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XRD98L61EVAL 功能描述:數(shù)據(jù)轉(zhuǎn)換 IC 開發(fā)工具 Eval Board for XRD98L61AIV RoHS:否 制造商:Texas Instruments 產(chǎn)品:Demonstration Kits 類型:ADC 工具用于評(píng)估:ADS130E08 接口類型:SPI 工作電源電壓:- 6 V to + 6 V
XRD98L61ZEVAL 功能描述:數(shù)據(jù)轉(zhuǎn)換 IC 開發(fā)工具 Eval Board (Solder) XRD98L61AIV RoHS:否 制造商:Texas Instruments 產(chǎn)品:Demonstration Kits 類型:ADC 工具用于評(píng)估:ADS130E08 接口類型:SPI 工作電源電壓:- 6 V to + 6 V
XRD98L62 制造商:EXAR 制造商全稱:EXAR 功能描述:CCD Image Digitizers with CDS, PGA and 12-Bit A/D
XRD98L62ACV 制造商:EXAR 制造商全稱:EXAR 功能描述:CCD Image Digitizers with CDS, PGA and 12-Bit A/D
XRD98L62ACV-F 功能描述:視頻 IC RoHS:否 制造商:Fairchild Semiconductor 工作電源電壓:5 V 電源電流:80 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-28 封裝:Reel