In" />
參數(shù)資料
型號: XC6SLX100T-3FG900I
廠商: Xilinx Inc
文件頁數(shù): 2/89頁
文件大小: 0K
描述: IC FPGA SPARTAN 6 900FGGBGA
標準包裝: 27
系列: Spartan® 6 LXT
LAB/CLB數(shù): 7911
邏輯元件/單元數(shù): 101261
RAM 位總計: 4939776
輸入/輸出數(shù): 498
電源電壓: 1.14 V ~ 1.26 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 100°C
封裝/外殼: 900-BBGA
供應商設備封裝: 900-FBGA
Spartan-6 FPGA Data Sheet: DC and Switching Characteristics
DS162 (v3.0) October 17, 2011
Product Specification
10
In Table 9 and Table 10, values for VIL and VIH are recommended input voltages. Values for IOL and IOH are guaranteed over
the recommended operating conditions at the VOL and VOH test points. Only selected standards are tested. These are
chosen to ensure that all standards meet their specifications. The selected standards are tested at a minimum VCCO with the
respective VOL and VOH voltage levels shown. Other standards are sample tested.
Table 9: Single-Ended I/O Standard DC Input and Output Levels
I/O Standard
VIL
VIH
VOL
VOH
IOL
IOH
V, Min
V, Max
V, Min
V, Max
V, Min
mA
LVTTL
–0.5
0.8
2.0
4.1
0.4
2.4
LVCMOS33
–0.5
0.8
2.0
4.1
0.4
VCCO –0.4
LVCMOS25
–0.5
0.7
1.7
4.1
0.4
VCCO –0.4
LVCMOS18
–0.5
0.38
0.8
4.1
0.45
VCCO –0.45
LVCMOS18 (-1L)
–0.5
0.33
0.71
4.1
0.45
VCCO –0.45
LVCMOS18_JEDEC
–0.5
35% VCCO
65% VCCO
4.1
0.45
VCCO –0.45
LVCMOS15
–0.5
0.38
0.8
4.1
25% VCCO
75% VCCO
LVCMOS15 (-1L)
–0.5
0.33
0.71
4.1
25% VCCO
75% VCCO
LVCMOS15_JEDEC
–0.5
35% VCCO
65% VCCO
4.1
25% VCCO
75% VCCO
LVCMOS12
–0.5
0.38
0.8
4.1
0.4
VCCO –0.4
LVCMOS12 (-1L)
–0.5
0.33
0.71
4.1
0.4
VCCO –0.4
LVCMOS12_JEDEC
–0.5
35% VCCO
65% VCCO
4.1
0.4
VCCO –0.4
PCI33_3
–0.5
30% VCCO
50% VCCO
VCCO + 0.5
10% VCCO
90% VCCO
1.5
–0.5
PCI66_3
–0.5
30% VCCO
50% VCCO
VCCO + 0.5
10% VCCO
90% VCCO
1.5
–0.5
I2C
–0.5
25% VCCO
70% VCCO
4.1
20% VCCO
–3
SMBUS
–0.5
0.8
2.1
4.1
0.4
4
SDIO
–0.5
12.5% VCCO
75% VCCO
4.1
12.5% VCCO
75% VCCO
0.1
–0.1
MOBILE_DDR
–0.5
20% VCCO
80% VCCO
4.1
10% VCCO
90% VCCO
0.1
–0.1
HSTL_I
–0.5
VREF –0.1
VREF + 0.1
4.1
0.4
VCCO –0.4
8
–8
HSTL_II
–0.5
VREF –0.1
VREF + 0.1
4.1
0.4
VCCO – 0.4
16
–16
HSTL_III
–0.5
VREF –0.1
VREF + 0.1
4.1
0.4
VCCO – 0.4
24
–8
HSTL_I_18
–0.5
VREF –0.1
VREF + 0.1
4.1
0.4
VCCO – 0.4
11
–11
HSTL_II_18
–0.5
VREF –0.1
VREF + 0.1
4.1
0.4
VCCO – 0.4
22
–22
HSTL_III_18
–0.5
VREF –0.1
VREF + 0.1
4.1
0.4
VCCO – 0.4
30
–11
SSTL3_I
–0.5
VREF –0.2
VREF +0.2
4.1
VTT –0.6
VTT +0.6
8
–8
SSTL3_II
–0.5
VREF –0.2
VREF +0.2
4.1
VTT –0.8
VTT + 0.8
16
–16
SSTL2_I
–0.5
VREF –0.15
VREF +0.15
4.1
VTT –0.61
VTT + 0.61
8.1
–8.1
SSTL2_II
–0.5
VREF –0.15
VREF +0.15
4.1
VTT –0.81
VTT + 0.81
16.2
–16.2
SSTL18_I
–0.5
VREF – 0.125
VREF + 0.125
4.1
VTT –0.47
VTT + 0.47
6.7
–6.7
SSTL18_II
–0.5
VREF – 0.125
VREF + 0.125
4.1
VTT –0.60
VTT + 0.60
13.4
–13.4
SSTL15_II
–0.5
VREF –0.1
VREF +0.1
4.1
VTT –0.4
VTT + 0.4
13.4
–13.4
Notes:
1.
Tested according to relevant specifications.
2.
Using drive strengths of 2, 4, 6, 8, 12, 16, or 24 mA.
3.
Using drive strengths of 2, 4, 6, 8, 12, or 16 mA.
4.
Using drive strengths of 2, 4, 6, 8, or 12 mA.
5.
For more information, refer to UG381: Spartan-6 FPGA SelectIO Resources User Guide.
相關PDF資料
PDF描述
XC6SLX100T-3FGG900I IC FPGA SPARTAN 6 101K 900FGGBGA
XC6SLX150-3FG676I IC FPGA SPARTAN 6 676FGGBGA
XC6SLX150-3FGG900C IC FPGA SPARTAN 6 147K 900FGGBGA
EMC65DRYI-S734 CONN EDGECARD 130PS DIP .100 SLD
ACC49DRAN CONN EDGECARD 98POS .100 R/A DIP
相關代理商/技術參數(shù)
參數(shù)描述
XC6SLX100T-3FGG484C 功能描述:IC FPGA SPARTAN 6 101K 484FGGBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan® 6 LXT 標準包裝:24 系列:ECP2 LAB/CLB數(shù):1500 邏輯元件/單元數(shù):12000 RAM 位總計:226304 輸入/輸出數(shù):131 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:208-BFQFP 供應商設備封裝:208-PQFP(28x28)
XC6SLX100T-3FGG484I 功能描述:IC FPGA SPARTAN 6 101K 484FGGBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan® 6 LXT 產品變化通告:Step Intro and Pkg Change 11/March/2008 標準包裝:1 系列:Virtex®-5 SXT LAB/CLB數(shù):4080 邏輯元件/單元數(shù):52224 RAM 位總計:4866048 輸入/輸出數(shù):480 門數(shù):- 電源電壓:0.95 V ~ 1.05 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:1136-BBGA,F(xiàn)CBGA 供應商設備封裝:1136-FCBGA 配用:568-5088-ND - BOARD DEMO DAC1408D750122-1796-ND - EVALUATION PLATFORM VIRTEX-5
XC6SLX100T-3FGG676C 功能描述:IC FPGA SPARTAN 6 101K 676FGGBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan® 6 LXT 標準包裝:24 系列:ECP2 LAB/CLB數(shù):1500 邏輯元件/單元數(shù):12000 RAM 位總計:226304 輸入/輸出數(shù):131 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:208-BFQFP 供應商設備封裝:208-PQFP(28x28)
XC6SLX100T-3FGG676I 功能描述:IC FPGA SPARTAN 6 101K 676FGGBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan® 6 LXT 產品變化通告:Step Intro and Pkg Change 11/March/2008 標準包裝:1 系列:Virtex®-5 SXT LAB/CLB數(shù):4080 邏輯元件/單元數(shù):52224 RAM 位總計:4866048 輸入/輸出數(shù):480 門數(shù):- 電源電壓:0.95 V ~ 1.05 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:1136-BBGA,F(xiàn)CBGA 供應商設備封裝:1136-FCBGA 配用:568-5088-ND - BOARD DEMO DAC1408D750122-1796-ND - EVALUATION PLATFORM VIRTEX-5
XC6SLX100T-3FGG900C 功能描述:IC FPGA SPARTAN 6 101K 900FGGBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan® 6 LXT 產品變化通告:Step Intro and Pkg Change 11/March/2008 標準包裝:1 系列:Virtex®-5 SXT LAB/CLB數(shù):4080 邏輯元件/單元數(shù):52224 RAM 位總計:4866048 輸入/輸出數(shù):480 門數(shù):- 電源電壓:0.95 V ~ 1.05 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:1136-BBGA,F(xiàn)CBGA 供應商設備封裝:1136-FCBGA 配用:568-5088-ND - BOARD DEMO DAC1408D750122-1796-ND - EVALUATION PLATFORM VIRTEX-5