1. At power-up, VCC" />
參數(shù)資料
型號: XC3042A-7VQ100C
廠商: Xilinx Inc
文件頁數(shù): 17/76頁
文件大?。?/td> 0K
描述: IC FIELD PROG GATE ARRAY 100 PIN
產(chǎn)品變化通告: Product Discontinuation 27/Apr/2010
標準包裝: 1
系列: XC3000A/L
LAB/CLB數(shù): 144
RAM 位總計: 30784
輸入/輸出數(shù): 82
門數(shù): 3000
電源電壓: 4.75 V ~ 5.25 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 100-TQFP
供應(yīng)商設(shè)備封裝: 100-VQFP(14x14)
R
XC3000 Series Field Programmable Gate Arrays
7-26
November 9, 1998 (Version 3.1)
Notes:
1. At power-up, VCC must rise from 2.0 V to VCC min in less than 25 ms. If this is not possible, configuration can be delayed by
holding RESET Low until VCC has reached 4.0 V (2.5 V for the XC3000L). A very long VCC rise time of >100 ms, or a
non-monotonically rising VCC may require >6-s High level on RESET, followed by a >6-s Low level on RESET and D/P
after VCC has reached 4.0 V (2.5 V for the XC3000L).
2. Configuration can be controlled by holding RESET Low with or until after the INIT of all daisy-chain slave-mode devices is
High.
3. Master-serial-mode timing is based on slave-mode testing.
Figure 24: Master Serial Mode Programming Switching Characteristics
Serial Data In
CCLK
(Output)
Serial DOUT
(Output)
1
TDSCK
2
TCKDS
n
n + 1
n + 2
n – 3
n – 2
n – 1
n
X3223
Description
Symbol
Min
Max
Units
CCLK
Data In setup
1
TDSCK
60
ns
Data In hold
2
CKDS
0ns
Product Obsolete or Under Obsolescence
相關(guān)PDF資料
PDF描述
XC4003E-2PC84C IC FPGA 84-PLCC
XC4005E-4PC84C IC FPGA 196 CLB'S 84-PLCC
AMM36DRSN-S288 CONN EDGECARD 72POS .156 EXTEND
AMM36DRSH-S288 CONN EDGECARD 72POS .156 EXTEND
AMM36DRSD-S288 CONN EDGECARD 72POS .156 EXTEND
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC3042A-7VQ100I 制造商:Xilinx 功能描述:
XC3042B 制造商:未知廠家 制造商全稱:未知廠家 功能描述:
XC3042L 制造商:XILINX 制造商全稱:XILINX 功能描述:Field Programmable Gate Arrays
XC3042L-8PC84C 制造商:XILINX 制造商全稱:XILINX 功能描述:Field Programmable Gate Arrays (XC3000A/L, XC3100A/L)
XC3042L-8PC84I 制造商:XILINX 制造商全稱:XILINX 功能描述:Field Programmable Gate Arrays (XC3000A/L, XC3100A/L)