參數(shù)資料
型號: SAF82525N
廠商: INFINEON TECHNOLOGIES AG
英文描述: Data Communications ICs
中文描述: 數(shù)據(jù)通信集成電路
文件頁數(shù): 61/126頁
文件大小: 730K
代理商: SAF82525N
Semiconductor Group
61
SAB 82525
SAB 82526
SAF 82525
SAF 82526
Since a transmitted zero is given priority over a 1 due to the OR connection at the bus, and
since the individually combined stations in the address field of the transmitted HDLC frame
differ from one another, the fact that a collision has occurred will be detected prior to or at the
latest within the address field. The frame of the transmitter with the highest temporary priority
(address field) is not affected and is transmitted without interruptions. All other transmitters
terminate their operation immediately.
Note
: If a wired OR connection has been realized by an external pull-up resistor without decoupling,
the data output (T
×
DA/T
×
DB) can be used as an open drain output and connected directly to
the C
×
DA, C
×
DB input.
Priority Principle
When the HDLC frame has been successfully transmitted by the HSCX, the priority is
decremented. In order to transmit an additional frame, ten successive 1’s must be present on
the bus. This fact is used as a criterion to ensure that the higher priority transmitters do not
contain any transmit requests. It is now possible to transmit a frame and the priority can be
increased again (8 successive 1’s). This method offers a priority allocation based on the
selection of a particular address. It also ensures that each subscriber can access the bus at a
pre-determinable time.
Timing Modes
If a bus configuration has been selected, the HSCX provides two timing modes, differing in the
period between sending data and evaluation of the transmitted data for collision detection.
timing mode 1 (CCR1: SC1, SC0 = 01)
Data is output with the rising edge of the transmit clock via the T
×
D pins, and evaluated
1/2 clock period later with the falling clock edge at the C
×
D pins.
timing mode 2 (CCR1: SC1, SC0 = 11)
Data is output with the falling clock edge and evaluated with the next falling clock edge.
Thus one complete clock period is available during data output and their evaluation.
Note:
If the bus is occupied by other transmitters and/or there is no transmit request in the HSCX, log 1
will be continuously transmitted at the T
×
DA/T
×
DB output.
Bus Access Procedure
The idle state of the bus is identified by eight or more successive 1’s. In case of a transmit re-
quest in the HSCX, the frame is transmitted and the bus is identified as busy with the first zero
of the opening flag (start flag).
After the frame has been transmitted, the bus becomes available again by transmitting 1’s.
Collisions
During the transmitting process, the data transmitted from the HSCX is compared with the data
on the bus. In case an erroneous bit is detected (log 1 sent and log 0 detected, or vice versa)
the frame is immediately aborted, and idle (log 1) is transmitted. Transmission will be initiated
again by the HSCX as soon as possible.
相關(guān)PDF資料
PDF描述
SAF82526 Data Communications ICs
SAF82526N Data Communications ICs
SAB82525 Data Communications ICs
SAB82525H Data Communications ICs
SAF82532H-10 ICs for Communications
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SAF82525NV2.1 制造商:Infineon Technologies AG 功能描述:
SAF82525NV2.2 功能描述:網(wǎng)絡(luò)控制器與處理器 IC T/E RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray
SAF82525NV21 制造商:Infineon Technologies AG 功能描述:Communication Controller 44-Pin PLCC
SAF82525N-V21 功能描述:IC CONTROLLER 2-CH SER 44-PLCC RoHS:否 類別:集成電路 (IC) >> 接口 - 控制器 系列:- 標(biāo)準(zhǔn)包裝:4,900 系列:- 控制器類型:USB 2.0 控制器 接口:串行 電源電壓:3 V ~ 3.6 V 電流 - 電源:135mA 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:36-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:36-QFN(6x6) 包裝:* 其它名稱:Q6396337A
SAF82525V2.1 制造商:Rochester Electronics LLC 功能描述:- Bulk