
Preliminary Data Sheet, Rev. 1
ORCA Series 3 FPGAs
September 1998
44
Lucent Technologies Inc.
High-Level Routing Resources
The high-level routing resources in the
ORCA Series 3 devices are interquad routing, corner cell routing, and PIC
interquad routing. These resources and their related structures are discussed in the following subsections.
Interquad Routing
In the
ORCA Series 3 devices, the PLC array is split into four equal quadrants. In between these quadrants, routing
has been added to route signals between the quadrants and distribute clocks. In addition to general routing, there
are four specialized clock routing spines. The general routing is discussed below, followed by the special clock
routing.
One of the main purposes of interquad routing is to distribute internally generated signals, such as clocks and con-
trol signals. There are two types of interquad blocks: vertical and horizontal. Vertical interquad blocks (vIQ) run
between quadrants on the left and right, while horizontal interquad blocks (hIQ) run between top and bottom quad-
rants. Interquad lines begin and end in the MID cells that are discussed later. Since hIQ and vIQ blocks have the
same logic, only the hIQ block is described below. The interquad routing connects to x5 and xH segments. It does
not affect other local routing (xsw, x1, fast carry), so local routing is the same, whether PLC-PLC connections cross
quadrants or not.
Figure 28 presents a (not to scale) view of interquad routing.
Figure 28. Interquad Routing
5-4538(F)
TMID
BMID
5
vIQ2
[4:0]
vIQ4
[4:0]
vIQ6
[4:0]
vIQ8[4
:0]
vIQ0[4
:0]
vIQ3
[4:0]
vIQ5
[4:0]
vIQ7
[4:0]
vIQ9[4
:0]
vIQ1[4
:0]
5
LMID
RMID
hIQ7[4:0]
hIQ5[4:0]
hIQ3[4:0]
hIQ1[4:0]
hIQ9[4:0]
hIQ6[4:0]
hIQ4[4:0]
hIQ2[4:0]
hIQ0[4:0]
hIQ8[4:0]
5
FAST CLOCK R
FAST CLOCK L
F
AST
CL
O
C
K
T
F
A
S
T
CLOCK
B