• <code id="aucxp"><input id="aucxp"><dfn id="aucxp"></dfn></input></code><big id="aucxp"><form id="aucxp"><th id="aucxp"></th></form></big>
    <table id="aucxp"></table>
    <rp id="aucxp"><form id="aucxp"><div id="aucxp"></div></form></rp>
    <code id="aucxp"></code>
    參數(shù)資料
    型號: MT9075B
    廠商: Mitel Networks Corporation
    英文描述: E1 Single Chip Transceiver
    中文描述: 素E1單芯片收發(fā)器
    文件頁數(shù): 19/78頁
    文件大小: 347K
    代理商: MT9075B
    Preliminary Information
    MT9075B
    19
    ones) are transmitted to indicate that the channel is
    idle.
    HDLC Transmitter
    Following initialization and enabling, the transmitter
    is in the Idle Channel state (Mark Idle), continuously
    sending ones. Interframe Time Fill state (Flag Idle) is
    selected by setting the Mark Idle bit in Control
    Register 1 to one. The transmitter remains in either
    of these two states until data is written to the TX
    FIFO. Control Register 1 bits EOP (End Of Packet)
    and FA (Frame Abort) are set as status bits before
    the microprocessor loads 8 bits of data into the 10 bit
    wide FIFO (8 bits data and 2 bits status). To change
    the tag bits being loaded in the FIFO, Control
    Register 1 must be written to before writing to the
    FIFO. However, EOP and FA are reset after writing to
    the TX FIFO. The Transmit Byte Count Register may
    also be used to tag an EOP. The register is loaded
    with the number of bytes in the packet and
    decrements after every write to the Tx FIFO. When a
    count of one is reached, the next byte written to the
    FIFO is tagged as an end of packet. The register
    may be made to cycle through the same count if the
    packets are of the same length by setting Control
    Register 2, bit Cycle (at address 15H of page 0BH
    for HDLC0 or 0CH for HDLC1).
    If the transmitter is in the Idle Channel state when
    data is written to the TX FIFO, then an opening flag
    is sent and data from TX FIFO follows. Otherwise,
    data bytes are transmitted as soon as the current
    flag byte has been sent. TX FIFO data bytes are
    continuously transmitted until either the FIFO is
    empty or an EOP or FA status bit is read by the
    transmitter. After the last bit of the EOP byte has
    been transmitted, a 16-bit FCS is sent followed by a
    closing flag. When multiple packets of data are
    loaded into TX FIFO, only one flag is sent between
    packets.
    Frame Aborts (FA, the transmission of 7F hex), are
    transmitted by tagging a byte previously written to
    the TX FIFO. When a byte has an FA tag, then an FA
    is sent instead of that tagged byte. That is, all bytes
    previous to but not including that byte are sent. After
    an FA, the transmitter returns to the Mark Idle or
    Interframe Time Fill state, depending on the state of
    the Mark idle control bit.
    TX FIFO underrun will occur if the FIFO empties and
    the last byte did not have either an EOP or FA tag. A
    frame abort sequence will be sent when an underrun
    occurs.
    Below is an example of the transmission of a three
    byte packet (’AA’’03’’77’ hex) (Interframe time fill).
    TxEN can be enabled before or after this sequence.
    (a) Write’04’ to Control Register 1 - Mark Idle bit set
    (b) Write’AA’ to Tx FIFO -Data byte
    (c) Write’03’ to Tx FIFO - Data byte
    (d) Write’34’ to Control Register 1 - TxEN; EOP;
    Mark Idle bits set
    (e) Write’77’ to Tx FIFO - Final data byte
    The transmitter may be enabled independently of the
    receiver. This is done by setting the TxEN bit of the
    Control Register. Enabling happens immediately
    upon writing to the register. Disabling using TxEN
    will occur after the completion of the transmission of
    the present packet; the contents of the FIFO are not
    cleared. Disabling will consist of stopping the
    transmitter clock. The Status and Interrupt Registers
    may still be read, and the FIFO and Control
    Registers may be written to while the transmitter is
    disabled. The transmitted FCS may be inhibited
    using the Tcrci bit of Control Register 2. In this mode
    the opening flag followed by the data and closing flag
    is sent and zero insertion is still included, but no
    FCS. That is, the FCS is injected by the
    microprocessor as part of the data field. This is used
    in V.120 terminal adaptation for synchronous
    protocol sensitive UI frames.
    HDLC Receiver
    After initialization and enabling, the receiver clocks in
    serial data, continuously checking for Go-Aheads (0
    1111 1110), flags (0111 1110), and Idle Channel
    states (at least fifteen ones). When a flag is
    detected, the receiver synchronizes itself to the
    serial stream of data bits, automatically calculating
    the FCS. If the data length between flags after zero
    removal is less than 25 bits, then the packet is
    ignored so no bytes are loaded into Rx FIFO
    .
    When
    the data length after zero removal is between 25 and
    31 bits, a first byte and bad FCS code are loaded
    into the Rx FIFO. For an error-free packet, the result
    in the CRC register should match the HEX pattern of
    “F0B8” when a closing flag is detected.
    If address recognition is required, the Receiver
    Address Recognition Registers (address 10H and
    11H) are loaded with the desired address and the
    Adrec bit in the Control Register 1 (address 13H) is
    set to one. Bit 0 of the Address Registers is used as
    an enable bit for that byte, thus allowing either or
    both of the first two bytes to be compared to the
    expected values. In addition, seven bits of address
    comparison can be realized on the first byte if this is
    a single byte address by setting the Seven bit of
    Control Register 2 (address 15H).
    相關(guān)PDF資料
    PDF描述
    MT9075B E1 Single Chip Transceiver(E1單片收發(fā)器)
    MT9075 E1 Single Chip Transceiver
    MT9075A E1 Single Chip Transceiver
    MT9075AL E1 Single Chip Transceiver
    MT9075AP E1 Single Chip Transceiver
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    MT9075B-1 制造商:MITEL 制造商全稱:Mitel Networks Corporation 功能描述:E1 Single Chip Transceiver
    MT9075BL 制造商:Microsemi Corporation 功能描述:FRAMER E1 5V 100MQFP - Trays
    MT9075BL1 制造商:Microsemi Corporation 功能描述:FRAMER E1 5V 100MQFP - Trays 制造商:MICROSEMI CONSUMER MEDICAL PRODUCT GROUP 功能描述:IC TXRX SGL E1 W/LIU 100MQFP 制造商:Microsemi Corporation 功能描述:IC TXRX SGL E1 W/LIU 100MQFP
    MT9075BP 制造商:Microsemi Corporation 功能描述:
    MT9075BP1 制造商:Microsemi Corporation 功能描述:Single Chip Transceiver 1TX 1RX 2.048Mbps 68-Pin PLCC Tube 制造商:Microsemi Corporation 功能描述:FRAMER E1 5V 68PLCC - Rail/Tube 制造商:Microsemi Corporation 功能描述:PB FREE E1 SINGLE CHIP TRANSCEIVER 制造商:MICROSEMI CONSUMER MEDICAL PRODUCT GROUP 功能描述:IC TXRX SGL E1 W/LIU 68PLCC 制造商:Microsemi Corporation 功能描述:IC TXRX SGL E1 W/LIU 68PLCC