
MT9072
Data Sheet
222
Zarlink Semiconductor Inc.
Bit
Name
Functional Description
15
F3HVS
(0)
Framer 3 HDLC Vector Status.
This bit if unmasked is set if any of the bits in the Interrupt
HDLC register(333) for framer are set. This bit can be masked and will remain low by the F3HM
bit in address 902.
14
F3EVS
(0)
Framer 3 Elastic Vector Status.
This bit if unmasked is set if any of the bits in the Interrupt
Receive Elasitc store register(336) or Elastic store status for Framer 3 are set. This bit can be
masked and will remain low by the F3EM bit in address 902.
13
F3RVS
(0)
Framer 3 Rx Line Vector Status.
This bit if unmasked is set if any of the bits in the Interrupt
Receive Line status register(335) for Framer 0 are set. This bit can be masked and will remain
low by the F3RM bit in address 902.
12
F3SVS
(0)
Framer 3 Sync Vector Status.
This bit if unmasked is set if any of the bits in the Interrupt Sync
status register(334) for Framer 3 are set. This bit can be masked and will remain low by the
F3SM bit in address 902.
11
F2HVS
(0)
Framer 2 HDLC Vector Status.
This bit if unmasked is set if any of the bits in the Interrupt
HDLC register(233) or Elastic store status far Framer 2 are set. This bit can be masked and will
remain low by the F2HM bit in address 902.
10
F2EVS
(0)
Framer 2 Elastic Vector Status.
This bit if unmasked is set if any of the bits in the Interrupt
Receive Elastic status register(236) or Elastic store status for Framer 2 are set. This bit can be
masked and will remain low by the F2EM bit in address 902.
9
F2RVS
(0)
Framer 2 Rx Line Vector Status.
This bit if unmasked is set if any of the bits in the Interrupt
Receive Line status register(235) for Framer 2 are set. This bit can be masked and will remain
low by the F2RM bit in address 902.
8
F2SVS
(0)
Framer 2 Sync Vector Status.
This bit if unmasked is set if any of the bits in the Interrupt
Counter status register(234) for Framer 2 are set. This bit can be masked and will remain low by
the F2SM bit in address 902.
7
F1HVS
(0)
Framer 1 HDLC Vector Status.
This bit if unmasked is set if any of the bits in the Interrupt
HDLC register(133) or Elastic store status for Framer 1 are set. This bit can be masked and will
remain low by the F2HM bit in address 902.
6
F1EVS
(0)
Framer 1 Elastic Vector Status.
This bit if unmasked is set if any of the bits in the Interrupt
Receive Elasitc store register(136) or Elastic store status for Framer 1 are set. This bit can be
masked and will remain low by the F1EM bit in address 902.
5
F1RVS
(0)
Framer 1 Rx Line Vector Status.
This bit if unmasked is set if any of the bits in the Interrupt
Receive Line status register(135) for Framer 1 are set. This bit can be masked and will remain
low by theF1RM bit in address 902.
4
F1SVS
(0)
Framer 1 Sync Vector Status.
This bit if unmasked is set if any of the bits in the Interrupt Sync
status register(134) for Framer 3 are set. This bit can be masked and will remain low by the
F1SM bit in address 902.
3
F0HVS
(0)
Framer 0 HDLC Vector Status.
This bit if unmasked is set if any of the bits in the Interrupt
HDLC register(033) or Elastic store status for Framer 0 are set. This bit can be masked and will
remain low by the F0HM bit in address 902.
2
F0EVS
(0)
Framer 0 Elastic Vector Status.
This bit if unmasked is set if any of the bits in the Interrupt
Receive Elasitc store register(036) or Elastic store status for Framer 0 are set. This bit can be
masked and will remain low by the F0EM bit in address 902.
Table 199 - Interrupt Vector 1 Status Register (R/W Address 910) (E1)