
26
ATtiny25/45/85 [DATASHEET]
2586Q–AVR–08/2013
6.2.1
External Clock
To drive the device from an external clock source, CLKI should be driven as shown in
Figure 6-4. To run the device
on an external clock, the CKSEL Fuses must be programmed to “00”.
Figure 6-4.
External Clock Drive Configuration
When this clock source is selected, start-up times are determined by the SUT Fuses as shown in
Table 6-3.
When applying an external clock, it is required to avoid sudden changes in the applied clock frequency to ensure
stable operation of the MCU. A variation in frequency of more than 2% from one clock cycle to the next can lead to
unpredictable behavior. It is required to ensure that the MCU is kept in Reset during such changes in the clock
frequency.
Note that the System Clock Prescaler can be used to implement run-time changes of the internal clock frequency
6.2.2
High Frequency PLL Clock
There is an internal PLL that provides nominally 64 MHz clock rate locked to the RC Oscillator for the use of the
Peripheral Timer/Counter1 and for the system clock source. When selected as a system clock source, by program-
ming the CKSEL fuses to ‘0001’, it is divided by four like shown in
Table 6-4.When this clock source is selected, start-up times are determined by the SUT fuses as shown in
Table 6-5.
Table 6-3.
Start-up Times for the External Clock Selection
SUT[1:0]
Start-up Time from
Power-down
Additional Delay from
Reset
Recommended Usage
00
6 CK
14CK
BOD enabled
01
6 CK
14CK + 4 ms
Fast rising power
10
6 CK
14CK + 64 ms
Slowly rising power
11
Reserved
EXTERNAL
CLOCK
SIGNAL
CLKI
GND
Table 6-4.
High Frequency PLL Clock Operating Modes
CKSEL[3:0]
Nominal Frequency
0001
16 MHz
Table 6-5.
Start-up Times for the High Frequency PLL Clock
SUT[1:0]
Start-up Time from
Power Down
Additional Delay from
Power-On Reset (VCC = 5.0V)
Recommended
usage
00
14CK + 1K (1024) CK + 4 ms
4 ms
BOD enabled