參數(shù)資料
      型號: MC68L11F1CFNE3
      廠商: Freescale Semiconductor
      文件頁數(shù): 6/158頁
      文件大?。?/td> 0K
      描述: IC MCU 8BIT 3MHZ 68-PLCC
      標(biāo)準(zhǔn)包裝: 18
      系列: HC11
      核心處理器: HC11
      芯體尺寸: 8-位
      速度: 3MHz
      連通性: SCI,SPI
      外圍設(shè)備: POR,WDT
      輸入/輸出數(shù): 30
      程序存儲器類型: ROMless
      EEPROM 大?。?/td> 512 x 8
      RAM 容量: 1K x 8
      電壓 - 電源 (Vcc/Vdd): 3 V ~ 5.5 V
      數(shù)據(jù)轉(zhuǎn)換器: A/D 8x8b
      振蕩器型: 內(nèi)部
      工作溫度: -40°C ~ 85°C
      封裝/外殼: 68-LCC(J 形引線)
      包裝: 管件
      SERIAL PERIPHERAL INTERFACE
      TECHNICAL DATA
      8-5
      When the SPI system is configured as a master and the SS input line goes to active
      low, a mode fault error has occurred — usually because two devices have attempted
      to act as master at the same time. In cases where more than one device is concurrent-
      ly configured as a master, there is a chance of contention between two pin drivers. For
      push-pull CMOS drivers, this contention can cause permanent damage. The mode
      fault mechanism attempts to protect the device by disabling the drivers. The MSTR
      control bit in the SPCR and all four DDRD control bits associated with the SPI are
      cleared and an interrupt is generated subject to masking by the SPIE control bit and
      the I bit in the CCR.
      Other precautions may need to be taken to prevent driver damage. If two devices are
      made masters at the same time, mode fault does not help protect either one unless
      one of them selects the other as slave. The amount of damage possible depends on
      the length of time both devices attempt to act as master.
      A write collision error occurs if the SPDR is written while a transfer is in progress. Be-
      cause the SPDR is not double buffered in the transmit direction, writes to SPDR cause
      data to be written directly into the SPI shift register. Because this write corrupts any
      transfer in progress, a write collision error is generated. The transfer continues undis-
      turbed, and the write data that caused the error is not written to the shifter.
      A write collision is normally a slave error because a slave has no control over when a
      master initiates a transfer. A master knows when a transfer is in progress, so there is
      no reason for a master to generate a write-collision error, although the SPI logic can
      detect write collisions in both master and slave devices.
      The SPI configuration determines the characteristics of a transfer in progress. For a
      master, a transfer begins when data is written to SPDR and ends when SPIF is set.
      For a slave with CPHA equal to zero, a transfer starts when SS goes low and ends
      when SS returns high. In this case, SPIF is set at the middle of the eighth SCK cycle
      when data is transferred from the shifter to the parallel data register, but the transfer
      is still in progress until SS goes high. For a slave with CPHA equal to one, transfer be-
      gins when the SCK line goes to its active level, which is the edge at the beginning of
      the first SCK cycle. The transfer ends in a slave in which CPHA equals one when SPIF
      is set.
      8.5 SPI Registers
      The three SPI registers, SPCR, SPSR, and SPDR, provide control, status, and data
      storage functions. Refer to the following information for a description of how these reg-
      isters are organized.
      8.5.1 Serial Peripheral Control
      SPCR — Serial Peripheral Control Register
      $1028
      Bit 7
      654321
      Bit 0
      SPIE
      SPE
      DWOM
      MSTR
      CPOL
      CPHA
      SPR1
      SPR0
      RESET:
      000001
      U
      F
      re
      e
      sc
      a
      le
      S
      e
      m
      ic
      o
      n
      d
      u
      c
      to
      r,
      I
      Freescale Semiconductor, Inc.
      For More Information On This Product,
      Go to: www.freescale.com
      n
      c
      ..
      .
      相關(guān)PDF資料
      PDF描述
      VE-B1B-CU-F3 CONVERTER MOD DC/DC 95V 200W
      MC68L11E1FNE2 IC MCU 8BIT 2MHZ 52-PLCC
      VE-B1B-CU-F2 CONVERTER MOD DC/DC 95V 200W
      MC68L11E1CFNE2 IC MCU 8BIT 2MHZ 52-PLCC
      VE-B1B-CU-F1 CONVERTER MOD DC/DC 95V 200W
      相關(guān)代理商/技術(shù)參數(shù)
      參數(shù)描述
      MC68L11K1FN2R2 制造商:Motorola Inc 功能描述:
      MC68L11K1FUE2 功能描述:8位微控制器 -MCU 8B MCU L-VOLTAGE-EPP RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
      MC68L711E9FN2 制造商:Rochester Electronics LLC 功能描述:- Bulk
      MC68L711E9FNE2 功能描述:8位微控制器 -MCU 8B MCU LO VOLTAGE RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
      MC68L711E9FU2 制造商:Rochester Electronics LLC 功能描述: 制造商:Freescale Semiconductor 功能描述: