參數(shù)資料
型號: M378T3354BG3-CD5
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: RES 120 OHM 1/6W 5% CARBON FILM
中文描述: 240針腳緩沖模塊基于512Mb乙芯片64/72-bit Non-ECC/ECC
文件頁數(shù): 17/22頁
文件大小: 466K
代理商: M378T3354BG3-CD5
Rev. 1.5 Aug. 2005
256MB, 512MB, 1GB Unbuffered DIMMs
DDR2 SDRAM
Electrical Characteristics & AC Timing for DDR2-533/400 SDRAM
(0
°
C < T
CASE
< 95
°
C; V
DDQ
= 1.8V + 0.1V; V
DD
= 1.8V + 0.1V)
Refresh Parameters by Device Density
Speed Bins and CL, tRCD, tRP, tRC and tRAS for Corresponding Bin
Timing Parameters by Speed Grade
(Refer to notes for informations related to this table at the bottom)
Parameter
Symbol
256Mb
512Mb
1Gb
2Gb
4Gb
Units
Refresh to active/Refresh command time
tRFC
75
105
127.5
195
tbd
ns
Average periodic refresh interval
tREFI
0
°
C
T
CASE
85
°
C
7.8
7.8
7.8
7.8
7.8
μ
s
85
°
C
<
T
CASE
95
°
C
3.9
3.9
3.9
3.9
3.9
μ
s
Speed
DDR2-533(D5)
DDR2-400(CC)
Units
Bin (CL - tRCD - tRP)
4 - 4 - 4
3 - 3 - 3
Parameter
min
max
min
max
tCK, CL=3
5
8
5
8
ns
tCK, CL=4
3.75
8
5
8
ns
tCK, CL=5
-
-
-
-
ns
tRCD
15
15
ns
tRP
15
15
ns
tRC
55
55
ns
tRAS
40
70000
40
70000
ns
Parameter
Symbol
DDR2-533
DDR2-400
Units
Notes
min
max
min
max
DQ output access time from CK/CK
tAC
-500
+500
-600
+600
ps
DQS output access time from CK/CK
tDQSCK
-450
+450
-500
+500
ps
CK high-level width
tCH
0.45
0.55
0.45
0.55
tCK
CK low-level width
tCL
0.45
0.55
0.45
0.55
tCK
CK half period
tHP
min(tCL, tCH)
x
min(tCL, tCH)
x
ps
20,21
Clock cycle time, CL=x
tCK
3750
8000
5000
8000
ps
24
DQ and DM input hold time
tDH
225
x
275
x
ps
15,16,17
DQ and DM input setup time
tDS
100
x
150
x
ps
15,16,17
Control & Address input pulse width for each input
tIPW
0.6
x
0.6
x
tCK
DQ and DM input pulse width for each input
tDIPW
0.35
x
0.35
x
tCK
Data-out high-impedance time from CK/CK
tHZ
x
tAC max
x
tAC max
ps
DQS low-impedance time from CK/CK
tLZ(DQS)
tAC min
tAC max
tAC min
tAC max
ps
DQ low-impedance time from CK/CK
tLZ(DQ)
2* tACmin
tAC max
2* tACmin
tAC max
ps
DQS-DQ skew for DQS and associated DQ signals
tDQSQ
x
300
x
350
ps
DQ hold skew factor
tQHS
x
400
x
450
ps
DQ/DQS output hold time from DQS
tQH
tHP - tQHS
x
tHP - tQHS
x
ps
Write command to first DQS latching transition
tDQSS
WL-0.25
WL+0.25
WL-0.25
WL+0.25
tCK
DQS input high pulse width
tDQSH
0.35
x
0.35
x
tCK
DQS input low pulse width
tDQSL
0.35
x
0.35
x
tCK
DQS falling edge to CK setup time
tDSS
0.2
x
0.2
x
tCK
DQS falling edge hold time from CK
tDSH
0.2
x
0.2
x
tCK
Mode register set command cycle time
tMRD
2
x
2
x
tCK
相關(guān)PDF資料
PDF描述
M37920FGCGP Single Chip 16 Bits CMOS Microcomputer(16位單片機(jī))
M37920FCCGP Single Chip 16 Bits CMOS Microcomputer(16位單片機(jī))
M37920FCCHP Single Chip 16 Bits CMOS Microcomputer(16位單片機(jī))
M37920FGCHP Single Chip 16 Bits CMOS Microcomputer(16位單片機(jī))
M3802 Single Chip 8 Bits Microcomputer(8位單片機(jī))
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
M378T3354BGZ0-CD5/CC 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:240pin Unbuffered Module based on 512Mb B-die 64/72-bit Non-ECC/ECC
M378T3354BGZ3-CD5/CC 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:240pin Unbuffered Module based on 512Mb B-die 64/72-bit Non-ECC/ECC
M378T3354CZ0-CCC 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:DDR2 Unbuffered SDRAM MODULE 240pin Unbuffered Module based on 512Mb C-die 64/72-bit Non-ECC/ECC
M378T3354CZ0-CD5 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:DDR2 Unbuffered SDRAM MODULE 240pin Unbuffered Module based on 512Mb C-die 64/72-bit Non-ECC/ECC
M378T3354CZ0-CE6 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:DDR2 Unbuffered SDRAM MODULE 240pin Unbuffered Module based on 512Mb C-die 64/72-bit Non-ECC/ECC