參數(shù)資料
型號(hào): LMX1601TM/NOPB
廠商: NATIONAL SEMICONDUCTOR CORP
元件分類: PLL合成/DDS/VCOs
英文描述: PLL FREQUENCY SYNTHESIZER, 1100 MHz, PDSO16
封裝: LEAD FREE, PLASTIC, TSSOP-16
文件頁(yè)數(shù): 16/17頁(yè)
文件大?。?/td> 631K
代理商: LMX1601TM/NOPB
2.0 Programming Description (Continued)
2.2.2
MAIN_R REGISTER
If the Control Bits (CTL [1:0]) are 1 0 when LE transitions high, data is transferred from the 18-bit shift register into a latch which
sets the Main PLL 12-bit R counter divide ratio and various control functions. The divide ratio is programmed using the bits
MAIN_R_CNTR as shown in table 2.2.3. The divider ratio must be
≥ 2. The charge pump control word (CP_WORD[3:0] ) sets the
charge pump gain and the phase detector polarity as detailed in 2.4.
First Bit
SHIFT REGISTER BIT LOCATION
Last Bit
17
16
15
14
13
12
11
10
987654321
0
MAIN_R
CP_WORD[3:0]
MAIN_R_CNTR[11:0]
1
0
2.2.3
12-Bit Programmable Main and Auxiliary Reference Divider Ratio
(MAIN/AUX R Counter)
MAIN_R_CNTR/AUX_R_CNTR
Divide Ratio
11
10
987654321
0
2
00000000001
0
3
00000000001
1
4,095
11111111111
1
Note 7: Legal divide ratio: 2 to 4,095.
2.3
PROGRAMMABLE FEEDBACK (N) DIVIDERS
2.3.1
AUX_N Register
If the Control Bits ( CTL[1:0]) are 0 1 when LE transitions high, data is transferred from the 18-bit shift register into the AUX_N
register latch which sets the Aux PLL 16-bit programmable N counter value. The AUX_N counter is a 16-bit counter which is fully
programmable from 240 to 65,535 for 1.1 GHz option or from 56 to 32,767 for 500 MHz option. The AUX_N register consists of
the 4-bit swallow counter (AUX_A_CNTR), the 12-bit programmable counter (AUX_B_CNTR). Serial data format is shown below.
The divide ratio (AUX_N_CNTR [13:0]) must be
≥ 240 (1.1 GHz option) or ≥ 56 (500 MHz option) for a continuous divide range.
The Aux PLL N divide ratio is programmed using the bits AUX_A_CNTR, AUX_B_CNTR as shown in tables 2.3.2.
First Bit
SHIFT REGISTER BIT LOCATION
Last Bit
17
16
15
14
13
12
11
10
987654321
0
AUX_N
AUX_B_CNTR[11:0]
AUX_A_CNTR[3:0]
0
1
2.3.2
4-BIT Swallow Counter Divide Ratio (Aux A COUNTER)
1.1 GHz option
Swallow
AUX_A_CNTR
Count
(A)
3
2
1
0
00
0
10
0
1
15
1
Note 8: Swallow Counter Value: 0 to 15
500 MHz option
Swallow
AUX_A_CNTR
Count
(A)
3
2
1
0
0X
0
Swallow
AUX_A_CNTR
Count
(A)
3
2
1
0
1X
0
1
7X
1
Note 9: Swallow Counter Value: 0 to 7
X = Don’t Care condition
LMX1600/LMX1601/LMX1602
www.national.com
8
相關(guān)PDF資料
PDF描述
LMX2301MDC PLL FREQUENCY SYNTHESIZER, 160 MHz, UUC
LMX2313USLDX/NOPB PLL FREQUENCY SYNTHESIZER, 600 MHz, QCC20
LMX2315WG-QML PLL FREQUENCY SYNTHESIZER, 1200 MHz, CDSO20
LMX2315WG-QMLX PLL FREQUENCY SYNTHESIZER, 1200 MHz, CDSO20
LMX2316TMX/NOPB PLL FREQUENCY SYNTHESIZER, 1200 MHz, PDSO16
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LMX1601TMX 制造商:TI 制造商全稱:Texas Instruments 功能描述:LMX1600 2.0 GHz/500 MHz, LMX1601 1.1 GHz/500 MHz, LMX1602 1.1 GHz/1.1 GHz PLLatinuma?¢ Low Cost Dual Frequency Synthesizer
LMX1601TMX/NOPB 功能描述:IC FREQ SYNTHESIZER DUAL 16TSSOP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:PLLatinum™ 標(biāo)準(zhǔn)包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時(shí)鐘 輸出:時(shí)鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無(wú)/無(wú) 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*
LMX1602 制造商:NSC 制造商全稱:National Semiconductor 功能描述:PLLatinum⑩ Low Cost Dual Frequency Synthesizer
LMX1602SLB 制造商:NSC 制造商全稱:National Semiconductor 功能描述:PLLatinum⑩ Low Cost Dual Frequency Synthesizer
LMX1602SLBX 功能描述:IC FREQ SYNTH DL 1.1GHZ 16-LAMIN RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:PLLatinum™ 標(biāo)準(zhǔn)包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時(shí)鐘 輸出:時(shí)鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無(wú)/無(wú) 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*