參數(shù)資料
型號: KM718V990
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: 512Kx18 Synchronous SRAM(512Kx18位同步靜態(tài) RAM)
中文描述: 512Kx18同步SRAM(512Kx18位同步靜態(tài)內(nèi)存)
文件頁數(shù): 9/17頁
文件大?。?/td> 365K
代理商: KM718V990
PRELIMINARY
KM718V990
256Kx36 & 512Kx18 Synchronous SRAM
- 9 -
Rev 0.4
Sep. 1998
KM736V890
AC TIMING CHARACTERISTICS
(V
DD
=3.3V
±
5%, T
A
=0
°
C to +70
°
C)
NOTE
: 1. All address inputs must meet the specified setup and hold times for all rising clock edges whenever ADSC and/or ADSP is sampled low and
CS is sampled low. All other synchronous inputs must meet the specified setup and hold times whenever this device is chip selected.
2. Both chip selects must be active whenever ADSC or ADSP is sampled low in order for the this device to remain enabled.
3. ADSC or ADSP must not be asserted for at least 2 Clock after leaving ZZ state.
4. At any given voltage and temperature, t
HZC
is less than t
LZC
Parameter
Symbol
-72
-85
-10
Unit
Min
Max
Min
Max
Min
Max
Cycle Time
t
CYC
7.2
-
8.5
-
10
-
ns
Clock Access Time
t
CD
-
4.0
-
4.2
-
4.5
ns
Output Enable to Data Valid
t
OE
-
4.0
-
4.2
-
4.5
ns
Clock High to Output Low-Z
t
LZC
0
-
0
-
0
-
ns
Output Hold from Clock High
t
OH
1.5
-
1.5
-
1.5
-
ns
Output Enable Low to Output Low-Z
t
LZOE
0
-
0
-
0
-
ns
Output Enable High to Output High-Z
t
HZOE
-
3.5
-
3.5
-
4.0
ns
Clock High to Output High-Z
t
HZC
1.5
3.5
1.5
3.5
1.5
4.0
ns
Clock High Pulse Width
t
CH
2.5
-
2.5
-
3.0
-
ns
Clock Low Pulse Width
t
CL
2.5
-
2.5
-
3.0
-
ns
Address Setup to Clock High
t
AS
2.0
-
2.0
-
2.0
-
ns
Address Status Setup to Clock High
t
SS
2.0
-
2.0
-
2.0
-
ns
Data Setup to Clock High
t
DS
2.0
-
2.0
-
2.0
-
ns
Write Setup to Clock High (GW, BW, WE
X
)
t
WS
2.0
-
2.0
-
2.0
-
ns
Address Advance Setup to Clock High
t
ADVS
2.0
-
2.0
-
2.0
-
ns
Chip Select Setup to Clock High
t
CSS
2.0
-
2.0
-
2.0
-
ns
Address Hold from Clock High
t
AH
0.5
-
0.5
-
0.5
-
ns
Address Status Hold from Clock High
t
SH
0.5
-
0.5
-
0.5
-
ns
Data Hold from Clock High
t
DH
0.5
-
0.5
-
0.5
-
ns
Write Hold from Clock High (GW, BW, WE
X
)
t
WH
0.5
-
0.5
-
0.5
-
ns
Address Advance Hold from Clock High
t
ADVH
0.5
-
0.5
-
0.5
-
ns
Chip Select Hold from Clock High
t
CSH
0.5
-
0.5
-
0.5
-
ns
ZZ High to Power Down
t
PDS
2
-
2
-
2
-
cycle
ZZ Low to Power Up
t
PUS
2
-
2
-
2
-
cycle
Output Load(B),(3.3V I/O)
(for t
LZC
, t
LZOE
, t
HZOE
& t
HZC
)
Dout
353
5pF*
+3.3V
319
Fig. 1
* Including Scope and Jig Capacitance
Output Load(A)
Dout
Z0=50
VL=1.5V
* Capacitive Load consists of all components of
the test environment.
30pF*
RL=50
相關(guān)PDF資料
PDF描述
KM732V589L 32Kx32 Synchronous SRAM
KM732V595A 32Kx32 Synchronous SRAM
KM732V595L 32Kx32 Synchronous SRAM
KM732V596A 32Kx32 Synchronous SRAM
KM732V596L 32Kx32 Synchronous SRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
KM7-19-20PN 制造商:Amphenol Corporation 功能描述:KM AUSTRALIAN PRODUCT - Bulk
KM7-19-20PN-MK2 制造商:Amphenol Corporation 功能描述:KM AUSTRALIAN PRODUCT - Bulk
KM7-19-20SN 制造商:Amphenol Corporation 功能描述:KM AUSTRALIAN PRODUCT - Bulk
KM7-19-20SN-MK2 制造商:Amphenol Corporation 功能描述:KM AUSTRALIAN PRODUCT - Bulk
KM719N 制造商:FRONTIER 制造商全稱:Frontier Electronics. 功能描述:10mm Adjustable Unshielded IFT Coils