
8
Pin Descriptions
SLOPE -
Means by which the ISENSE ramp slope may be
increased for improved noise immunity or improved control
loop stability for duty cycles greater than 50%. An internal
current source charges an external capacitor to GND during
each switching cycle. The resulting ramp is scaled and
added to the ISENSE signal.
SYNC -
A bi-directional synchronization signal used to
coordinate the switching frequency of multiple units.
Synchronization may be achieved by connecting the SYNC
signal of each unit together or by using an external master
clock signal. The oscillator timing capacitor, C
T
, is still
required, even if an external clock is used. The first unit to
assert this signal assumes control.
RTCT -
This is the oscillator timing control pin. The
operational frequency and maximum duty cycle are set by
connecting a resistor, R
T
, between V
REF
and this pin and a
timing capacitor, C
T
, from this pin to LGND. The oscillator
produces a sawtooth waveform with a programmable
frequency range of 100kHz to 1.0MHz. The charge time, T
C
,
the discharge time, T
D
, the switching frequency, Fsw, and
the maximum duty cycle, Dmax, can be calculated from the
following equations:
Figure 4 may be used as a guideline in selecting the
capacitor and resistor values required for a given frequency.
COMP -
COMP is the output of the error amplifier and the
input of the PWM comparator. The control loop frequency
compensation network is connected between the COMP and
FB pins.
The ISL6721 features a built-in full cycle soft start. Soft start
is implemented as a clamp on the maximum COMP voltage.
FB -
Feedback voltage input connected to the inverting input
of the error amplifier. The non-inverting input of the error
amplifier is internally tied to a reference voltage. Current
sense leading edge blanking is disabled when the FB input is
less than 2.0V.
OV -
Over voltage monitor input pin. This signal is compared
to an internal 2.5V reference to detect an over voltage
condition.
UV -
Under voltage monitor input pin. This signal is
compared to an internal 1.45V reference to detect an under
voltage condition.
ISENSE -
This is the input to the current sense comparators.
The IC has two current sensing comparators, a PWM
comparator for peak current mode control, and an over
current protection comparator. The over current comparator
threshold is adjustable through the ISET pin.
Exceeding the over-current threshold will start a delayed
shutdown sequence. Once an over current condition is
detected, the soft start charge current source is disabled and
a discharge current source is enabled. The soft start
capacitor begins discharging, and if it discharges to less
than 4.375V (Sustained Over Current Threshold), a
shutdown condition occurs and the GATE output is forced
low. At this point a reduced discharge current takes over until
the soft start voltage reaches 0.27V (Reset Threshold). The
GATE output remains low until the reset threshold is
attained. At this point a soft start cycle begins.
If the over current condition ceases, and then an additional
50
μ
S period elapses before the shutdown threshold is
reached, no shutdown occurs and the soft start voltage is
allowed to recharge.
LGND -
LGND is a small signal reference ground for all
analog functions on this device.
PGND -
This pin provides a dedicated ground for the output
gate driver. The LGND and PGND pins should be connected
externally using a short printed circuit board trace close to
the IC. This is imperative to prevent large, high frequency
switching currents flowing through the ground metallization
inside the IC. (Decouple V
C
to PGND with a low ESR 0.1
μ
F
or larger capacitor.)
GATE -
This is the device output. It is a high current power
driver capable of driving the gate of a power MOSFET with
peak currents of 1.0A. This GATE output is actively held low
when V
CC
is below the UVLO threshold.
The output high voltage is clamped to ~ 13.5V. Voltages
exceeding this clamp value should not be applied to the
GATE pin. The output stage provides very low impedance to
overshoot and undershoot.
V
C
-
This pin is for separate collector supply to the output
gate drive. Separate V
C
and PGnd helps decouple the IC’s
analog circuitry from the high power gate drive noise.
(Decouple V
C
to PGND with a low ESR 0.1
μ
F or larger
capacitor.)
V
CC
-
V
CC
is the power connection for the device. Although
quiescent current, I
CC
, is low, it is dependent on the
frequency of operation. To optimize noise immunity, bypass
T
C
0.655
RT
CT
≈
S
(EQ. 1)
T
D
RT
–
CT
LN0.001
RT
RT
3.6
1.9
–
–
≈
S
(EQ. 2)
Fsw
+
T
D
T
C
---------------------
=
Hz
(EQ. 3)
(EQ. 4)
Dmax
T
C
Fsw
=
ISL6721