參數(shù)資料
型號(hào): ISL6537CR-T
廠商: INTERSIL CORP
元件分類: 穩(wěn)壓器
英文描述: ACPI Regulator/Controller for Dual Channel DDR Memory Systems
中文描述: 3.3 A SWITCHING CONTROLLER, 280 kHz SWITCHING FREQ-MAX, PQCC28
封裝: 6 X 6 MM, PLASTIC, MO-220-VJJC, QFN-28
文件頁數(shù): 7/15頁
文件大?。?/td> 560K
代理商: ISL6537CR-T
7
FN9142.4
February 8, 2005
BOOT (Pin 25)
This pin provides ground referenced bias voltage to the
upper MOSFET driver. A bootstrap circuit is used to create a
voltage suitable to drive a logic-level N-channel MOSFET.
FB2 (Pin 11)
Connect the output of the V
TT_GMCH/CPU
linear regulator to
this pin through a properly sized resistor divider. The voltage
at this pin is regulated to 0.8V. This pin is monitored for
under-voltage events.
DRIVE2 (Pin 10)
This pin provides the gate voltage for the V
TT_GMCH/CPU
linear regulator pass transistor. Connect this pin to the gate
terminal of an external N-Channel MOSFET transistor.
FB3 (Pin 18)
Connect the output of the lower V
GMCH
linear regulator to
this pin through a properly sized resistor divider. The voltage
at this pin is regulated to 0.8V. This pin is monitored for
under-voltage events.
DRIVE3 (Pin 19)
This pin provides the gate voltage for the lower V
GMCH
linear regulator pass transistor. Connect this pin to the gate
terminal of an external N-Channel MOSFET transistor.
FB4 (Pin 20)
Connect the output of the upper V
GMCH
linear regulator to
this pin. The voltage at this pin is regulated via the RAFADJ4
pin.
DRIVE4 (Pin 21)
This pin provides the gate voltage for the upper V
GMCH
linear regulator pass transistor. Connect this pin to the gate
terminal of an external N-Channel MOSFET transistor.
REFADJ4 (Pin 20)
This pin controls the reference for the upper V
GMCH
linear
regulator. To insure that both upper and lower pass
transistors dissipate the same power, tie this pin to the
V
GMCH
output rail.
VIDPGD (Pin 12)
The VIDPGD pin is an open-drain logic output that changes
to a logic low if the V
TT_GMCH/CPU
linear regulator is out of
regulation in S0/S1/S2 state. VIDPGD will always be low in
any state other than S0/S1/S2.
S5# (Pin 23)
This pin accepts the SLP_S5# sleep state signal.
S3# (Pin 2)
This pin accepts the SLP_S3# sleep state signal.
Functional Description
Overview
The ISL6537 provides complete control, drive, protection
and ACPI compliance for a regulator powering DDR memory
systems and the GMCH core and GMCH/CPU termination
rails. It is primarily designed for computer applications
powered from an ATX power supply.
A 250kHz Synchronous Buck Regulator with a precision
0.8V reference provides the proper Core voltage to the
system memory of the computer. An internal LDO regulator
with the ability to both sink and source current and an
externally available buffered reference that tracks the V
DDQ
output by 50% provides the V
TT
termination voltage.
A dual stage LDO controller provides the GMCH core
voltage. A third LDO controller is included for the regulation
of the GMCH/CPU termination rail.
ACPI compliance is realized through the SLP_S3 and
SLP_S5 sleep signals and through monitoring of the 12V
ATX bus.
Initialization
The ISL6537 automatically initializes upon receipt of input
power. Special sequencing of the input supplies is not
necessary. The Power-On Reset (POR) function continually
monitors the input bias supply voltages. The POR monitors
the bias voltage at the 5VSBY and P12V pins. The POR
function initiates soft-start operation after the bias supply
voltages exceed their POR thresholds.
ACPI State Transitions
Figure 1 shows how the individual regulators are controlled
during all state transitions. All references to timing in this
section are in reference to Figure 1.
Cold Start (S4/S5 to S0 Transition)
At the onset of a mechanical start, time t
0
in Figure 1, the
ISL6537 receives its bias voltage from the 5V Standby bus
(5VSBY). Once the 5VSBY rail has exceeded the POR
threshold, the ISL6537 will remain in an internal S5 state
until both the SLP_S3 and SLP_S5 signal have transitioned
high and the 12V POR threshold has been exceeded by the
+12V rail from the ATX, which occurs at time t
1
.
Once all of these conditions are met, the PWM error
amplifier will first be reset by internally shorting the COMP
pin to the FB pin. This reset lasts for three soft start cycles,
which is typically 24ms (one soft start cycle is typically
8.2ms). The digital soft start sequence will then begin. Each
regulator is enabled and soft-started according to a preset
sequence.
At time t
2
, the 3 soft-start cycle reset has ended and the
V
DDQ_DDR
rail and the upper V
GMCH
LDO are digitally soft-
started.
ISL6537
相關(guān)PDF資料
PDF描述
ISL6537CR ACPI Regulator/Controller for Dual Channel DDR Memory Systems
ISL6537CRZ 500-mA Peak Step-Up, Step-Down, Inverting Switching Voltage Regulator 14-SOIC 0 to 70
ISL6537CRZ-T 500-mA Peak Step-Up, Step-Down, Inverting Switching Voltage Regulator 14-SOIC 0 to 70
ISL6539 Wide Input Range Dual PWM Controller with DDR Option
ISL6539CA Wide Input Range Dual PWM Controller with DDR Option
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ISL6537CRZ 功能描述:IC REG/CTLR ACPI DUAL DDR 28QFN RoHS:是 類別:集成電路 (IC) >> PMIC - 電源管理 - 專用 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:50 系列:- 應(yīng)用:熱電冷卻器 電流 - 電源:- 電源電壓:3 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.173",4.40mm 寬)裸露焊盤 供應(yīng)商設(shè)備封裝:28-TSSOP 裸露焊盤 包裝:管件 產(chǎn)品目錄頁面:1410 (CN2011-ZH PDF)
ISL6537CRZA-TR5160 功能描述:IC REG/CTRLR ACPI DUAL DDR 28QFN RoHS:是 類別:集成電路 (IC) >> PMIC - 電源管理 - 專用 系列:- 應(yīng)用說明:Ultrasound Imaging Systems Application Note 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:37 系列:- 應(yīng)用:醫(yī)療用超聲波成像,聲納 電流 - 電源:- 電源電壓:2.37 V ~ 6 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:56-WFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:56-TQFN-EP(8x8) 包裝:管件
ISL6537CRZR5160 功能描述:IC REG/CTRLR ACPI DUAL DDR 28QFN RoHS:是 類別:集成電路 (IC) >> PMIC - 電源管理 - 專用 系列:- 應(yīng)用說明:Ultrasound Imaging Systems Application Note 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:37 系列:- 應(yīng)用:醫(yī)療用超聲波成像,聲納 電流 - 電源:- 電源電壓:2.37 V ~ 6 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:56-WFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:56-TQFN-EP(8x8) 包裝:管件
ISL6537CRZ-T 功能描述:IC REG/CTRLR ACPI DUAL DDR 28QFN RoHS:是 類別:集成電路 (IC) >> PMIC - 電源管理 - 專用 系列:- 應(yīng)用說明:Ultrasound Imaging Systems Application Note 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:37 系列:- 應(yīng)用:醫(yī)療用超聲波成像,聲納 電流 - 電源:- 電源電壓:2.37 V ~ 6 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:56-WFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:56-TQFN-EP(8x8) 包裝:管件
ISL6537CRZ-TR5160 功能描述:IC REG/CTRLR ACPI DUAL DDR 28QFN RoHS:是 類別:集成電路 (IC) >> PMIC - 電源管理 - 專用 系列:- 應(yīng)用說明:Ultrasound Imaging Systems Application Note 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:37 系列:- 應(yīng)用:醫(yī)療用超聲波成像,聲納 電流 - 電源:- 電源電壓:2.37 V ~ 6 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:56-WFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:56-TQFN-EP(8x8) 包裝:管件