參數(shù)資料
型號: IR5001
廠商: International Rectifier
英文描述: UNIVERSAL ACTIVE ORING CONTROLLER
中文描述: 通用有源ORing控制器
文件頁數(shù): 9/13頁
文件大?。?/td> 226K
代理商: IR5001
IR5001
9
www.irf.com
guarantees that once the ORing N-FET is
conducting and Vout of the IR5001 is high (FET
current flows from source to drain), the current must
reverse the direction before the IR5001 will switch
the FET off. The asymmetrical offset voltage
prevents potential oscillations at light load that could
otherwise occur if the offset voltage was centered
around 0mV (as is the case in standard
comparators).
Vout
Vout is the output pin of the IR5001, and connects
directly to the gate of the external Active ORing N-
FET. The voltage level at the Vout pin is typically a
diode drop lower than the Vcc voltage.
FETst and FETch
FETch and FETst pins are diagnostic pins that can
be used to determine the status of the Active ORing
circuit.
FETst
is an open-drain output pin. When the voltage
difference between VINP - VINN is less than 0.3V,
the FETst pin will be logic high. This is normally the
case when Active ORing is operating properly (VINP
- VINN is less than ~100mV). If the Active ORing
FET is not turned on while the IR5001 is properly
biased, the output of the FETst pin will be logic low
(only the body diode of the N-FET is conducting, and
VINP - VINN is ~700mV).
FETch
pin. In traditional systems with diode ORing,
it is not possible to determine if the diode is
functioning properly unless external circuitry is used.
For example, the diode could be failed short, and the
system would not be aware of it until the source fails
and the whole system gets powered down due to
lost redundancy (shorted diode failed to isolate the
source failure). With the FETch pin it is possible to
perform a periodic check of the status of the Active
ORing circuit to assure that system redundancy is
maintained.
In the IR5001, the FETch pin is an input pin that
can be used to turn off the output of the IR5001:
logic high signal on FETch will pull the Vout pin low,
and turn-off the channel of the Active ORing N-FET.
This will force the current to flow through the body
diode, resulting in VINP – VINN voltage increase
from less than ~100mV, to ~700mV. This voltage
increase will be reported at FETst pin, which will
switch from logic high to logic low, and indicate that
the Active ORing circuit is working properly. Failure
of the FETst pin output to change from logic high to
logic low would indicate that the Active ORing circuit
may not be operating as designed, and the system
may no longer have power redundancy. For details
on how to use this feature consult IR5001 Evaluation
Kit,
P/N IRDC5001-LS48V
.
ground (for noise immunity purposes). If not used,
FETst pin should be left open.
If t the FETch pin is not used, it should be tied to
Gnd
In typical target applications, the ground pin (Gnd) of
IR5001 is connected to the source of the Active
ORing N-FET.
相關PDF資料
PDF描述
IR5001S UNIVERSAL ACTIVE ORING CONTROLLER
IR51H214 SELF-OSCILLATING HALF-BRIDGE
IR51H224 SELF-OSCILLATING HALF BRIDGE
IR51H310 GT 7C 7#16S PIN PLUG
IR51H320 SELF-OSCILLATING HALF-BRIDGE
相關代理商/技術(shù)參數(shù)
參數(shù)描述
IR-500-12-INTRNL-RFL-P 制造商:TE Connectivity 功能描述:IR-500-12-INTRNL-RFL-PLTD
IR-500-14-OPTICAL-FILTER 制造商:TE Connectivity 功能描述:RYCIR-500-14-OPTICAL
IR-500-14-OPTICALFILTR 制造商:TE Connectivity 功能描述:
IR5001S 功能描述:IC CTRLR/MOSFET UNIV N-CH 8SOIC RoHS:否 類別:集成電路 (IC) >> PMIC - O 圈控制器 系列:- 標準包裝:1,000 系列:- 應用:電池備份,工業(yè)/汽車,大電流開關 FET 型:- 輸出數(shù):5 內(nèi)部開關:是 延遲時間 - 開啟:100ns 延遲時間 - 關閉:- 電源電壓:3 V ~ 5.5 V 電流 - 電源:250µA 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.154",3.90mm 寬) 供應商設備封裝:16-SOIC N 包裝:帶卷 (TR)
IR5001SHR 制造商:International Rectifier 功能描述:OR Controller N-Channel Single-OUT 8-Pin SOIC Tube