參數(shù)資料
型號(hào): EVAL-ADF4154EBZ1
廠商: Analog Devices Inc
文件頁(yè)數(shù): 11/24頁(yè)
文件大?。?/td> 0K
描述: BOARD EVALUATION FOR ADF4154EB1
標(biāo)準(zhǔn)包裝: 1
主要目的: 計(jì)時(shí),頻率合成器
嵌入式:
已用 IC / 零件: ADF4154
主要屬性: 單路分?jǐn)?shù)-N PLL
次要屬性: 19.2MHz PFD 圖形用戶界面
已供物品: 板,線纜,軟件
相關(guān)產(chǎn)品: ADF4154BCPZ-ND - IC FRACTION-N FREQ SYNTH 20LFCSP
ADF4154BRU-REEL7-ND - IC FRACTION-N FREQ SYNTH 16TSSOP
ADF4154BCPZ-RL7-ND - IC FRACTION-N FREQ SYNTH 20LFCSP
ADF4154BRUZ-RL7TR-ND - IC FRACTION-N FREQ SYNTH 16TSSOP
ADF4154BRUZ-RL-ND - IC FRACTION-N FREQ SYNTH 16TSSOP
ADF4154BRU-REEL-ND - IC FRACTION-N FREQ SYNTH 16TSSOP
ADF4154BCPZ-RL-ND - IC FRACTION-N FREQ SYNTH 20LFCSP
ADF4154BRUZ-ND - IC FRAC-N FREQ SYNTH 16-TSSOP
ADF4154BRU-ND - IC FRAC-N FREQ SYNTH 16-TSSOP
Data Sheet
ADF4154
Rev. C | Page 19 of 24
bandwidth can lead to notable spurious signals, which cannot
be reduced significantly by the loop filter.
Using the fast-lock feature can achieve the same fast-lock time
as the noise and spur register, but with the advantage of lower
spurious signals because the final loop bandwidth is reduced by
a quarter.
FAST-LOCK TIMER AND REGISTER SEQUENCES
If the fast-lock mode is used, a timer value needs to be loaded
into the PLL to determine the time spent in wide bandwidth
mode.
When the load control bit is set to 1, the timer value is loaded
via the 12-bit modulus value. To use fast lock, the PLL must be
written to in the following sequence:
1. Load the R-divider register with DB23 = 1 and the chosen
fast-lock timer value (DB13 to DB2) instead of the
modulus. Note that the duration that the PLL remains in
wide bandwidth is equal to the fast-lock timer/fPFD.
2. Load the noise and spur register.
3. Load the control register.
4. Load the R-divider register with DB23 = 0 and MUXOUT
= 110 (DB22 to DB20). This sets the fast-lock switch to
appear at the MUXOUT pin. All the other needed
parameters, including the modulus, also need to be loaded.
5. Load the N-divider register, including fast lock = 1 (DB23),
to activate fast-lock mode.
After this procedure is complete, the user need only repeat
Step 5 to invoke fast lock for subsequent frequency jumps.
FAST LOCK: AN EXAMPLE
If a PLL has reference frequencies of 13 MHz and fPFD = 13 MHz
and a required lock time of 50 s, the PLL is set to wide bandwidth
for 40 s.
If the time period set for the wide bandwidth is 40 s, then
Fast-Lock Timer Value = Time in Wide Bandwidth × fPFD
Fast-Lock Timer Value = 40 s × 13 MHz = 520
Therefore, 520 must be loaded into the R-divider register in
Step 1 of the sequence described in the Fast-Lock Timer and
FAST LOCK: LOOP FILTER TOPOLOGY
To use fast-lock mode, an extra connection from the PLL to the
loop filter is needed. The damping resistor in the loop filter
must be reduced to of its value while in wide bandwidth
mode. This is required because the charge pump current is
increased by 16 while in wide bandwidth mode, and stability
must be ensured. During fast lock, the MUXOUT pin is shorted
to ground (the fast-lock switch must be programmed to appear
at the MUXOUT pin). The following two topologies can be used:
Divide the damping resistor (R1) into two values (R1 and
R1A) that have a ratio of 1:3 (see Figure 19).
Connect an extra resistor (R1A) directly from MUXOUT,
as shown in Figure 19. The extra resistor must be chosen
such that the parallel combination of an extra resistor and
the damping resistor (R1) is reduced to of the original
value of R1 (see Figure 20).
ADF4154
CP
MUXOUT
C1
C2
R2
R1
R1A
C3
VCO
04833-
029
Figure 19. Fast-Lock Loop Filter Topology—Topology 1
ADF4154
CP
MUXOUT
C1
C2
R2
R1
R1A
C3
VCO
04833-
030
Figure 20. Fast-Lock Loop Filter Topology—Topology 2
SPUR MECHANISMS
The following section describes three spur mechanisms that can
arise when using a fractional-N synthesizer and how to minimize
them in the ADF4154.
Fractional Spurs
The fractional interpolator in the ADF4154 is a third-order Σ-Δ
modulator (SDM) with a modulus MOD that is programmable
to an integer value between 2 and 4095. In low spur mode
(dither enabled), the minimum allowed value of MOD is 50.
The SDM is clocked at the PFD reference rate (fPFD) that allows
PLL output frequencies to be synthesized at a channel step
resolution of fPFD/MOD.
In low noise mode and low noise and spur mode (dither off),
the quantization noise from the Σ-Δ modulator appears as frac-
tional spurs. The interval between spurs is fPFD/L, where L is the
repeat length of the code sequence in the digital Σ-Δ modulator.
For the third-order modulator used in the ADF4154, the repeat
length depends on the value of MOD, as shown in Table 11.
Table 11. Fractional Spurs with Dither Off
Condition (Dither Off)
Repeat
Length
Spur Interval
If MOD is divisible by 2, but not 3
2 × MOD
Channel step/2
If MOD is divisible by 3, but not 2
3 × MOD
Channel step/3
If MOD is divisible by 6
6 × MOD
Channel step/6
Otherwise
MOD
Channel step
相關(guān)PDF資料
PDF描述
ECE-T1CA124FA CAP ALUM 120000UF 16V 20% SNAP
EYM18DRMT CONN EDGECARD 36POS .156 WW
SP1812R-154K INDUCTOR PWR SHIELDED 150UH SMD
ECM15DRKF CONN EDGECARD 30POS DIP .156 SLD
EBM22DRKF CONN EDGECARD 44POS DIP .156 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-ADF4156EBZ1 制造商:Analog Devices 功能描述:EVAL BOARD - Bulk
EVAL-ADF4157EB1Z 功能描述:BOARD EVALUATION FOR ADF4157 RoHS:是 類別:編程器,開(kāi)發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
EVAL-ADF4157EB1Z1 制造商:AD 制造商全稱:Analog Devices 功能描述:High Resolution 6 GHz Fractional-N Frequency Synthesizer
EVAL-ADF4158EB1Z 功能描述:BOARD EVALUATION FOR ADF4158 RoHS:是 類別:編程器,開(kāi)發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:PSoC® 主要目的:電源管理,熱管理 嵌入式:- 已用 IC / 零件:- 主要屬性:- 次要屬性:- 已供物品:板,CD,電源
EVAL-ADF4193EBZ1 功能描述:BOARD EVALUATION EB1 FOR ADF4193 RoHS:是 類別:編程器,開(kāi)發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081