參數(shù)資料
型號: EVAL-AD5522EBDZ
廠商: Analog Devices Inc
文件頁數(shù): 3/64頁
文件大小: 0K
描述: BOARD EVAL FOR 14X14MM AD5522
標(biāo)準(zhǔn)包裝: 1
主要目的: 測試與測量,參數(shù)測量單元(PMU)
已用 IC / 零件: AD5522
已供物品:
Data Sheet
AD5522
Rev. E | Page 11 of 64
Parameter
Min
Max
Unit
Test Conditions/Comments
Power Supply Sensitivity2
From dc to 1 kHz
ΔForced Voltage/ΔAVDD
80
dB
ΔForced Voltage/ΔAVSS
80
dB
ΔMeasured Current/ΔAVDD
85
dB
ΔMeasured Current/ΔAVSS
75
dB
ΔForced Current/ΔAVDD
75
dB
ΔForced Current/ΔAVSS
75
dB
ΔMeasured Voltage/ΔAVDD
85
dB
ΔMeasured Voltage/ΔAVSS
80
dB
ΔForced Voltage/ΔDVCC
90
dB
ΔMeasured Current/ΔDVCC
90
dB
ΔForced Current/ΔDVCC
90
dB
ΔMeasured Voltage/ΔDVCC
90
dB
1
Typical specifications are at 25°C and nominal supply, ±15.25 V, unless otherwise noted.
2
Guaranteed by design and characterization; not production tested. Tempco values are mean and standard deviation, unless otherwise noted.
TIMING CHARACTERISTICS
AVDD ≥ 10 V, AVSS ≤ 5 V, |AVDD AVSS| ≥ 20 V and ≤ 33 V, DVCC = 2.3 V to 5.25 V, VREF = 5 V, TJ = 25°C to 90°C, unless
otherwise noted.
Table 2. SPI Interface
Parameter 1, 2, 3
DVCC, Limit at TMIN, TMAX
Unit
Description
2.3V to 2.7V
2.7V to 3.6V
4.5V to 5.25V
tWRITE4
1030
735
ns min
Single channel update cycle time (X1 register write)
950
655
ns min
Single channel update cycle time (any other register write)
t1
30
20
ns min
SCLK cycle time
t2
8
ns min
SCLK high time
t3
8
ns min
SCLK low time
t4
10
ns min
SYNC falling edge to SCLK falling edge setup time
150
ns min
Minimum SYNC high time in write mode after X1 register
write (one channel)
70
ns min
Minimum SYNC high time in write mode after any
other register write
t6
10
5
ns min
29th SCLK falling edge to SYNC rising edge
t7
5
ns min
Data setup time
t8
9
7
4.5
ns min
Data hold time
t9
120
75
55
ns max
SYNC rising edge to BUSY falling edge
t10
BUSY pulse width low for X1 and some PMU register writes;
1 DAC X1
1.65
s max
2 DAC X1
2.3
s max
3 DAC X1
2.95
s max
4 DAC X1
3.6
s max
Other Registers
270
ns max
System control register/PMU registers
t11
20
ns min
29th SCLK falling edge to LOAD falling edge
t12
20
ns min
LOAD pulse width low
t13
150
ns min
BUSY rising edge to FOHx output response time
t14
0
ns min
BUSY rising edge to LOAD falling edge
t15
100
ns max
LOAD falling edge to FOHx output response time
相關(guān)PDF資料
PDF描述
EVAL-AD5520EBZ BOARD EVAL FOR AD5520
MAX6198AESA+T IC VREF SERIES PREC 4.096V 8SOIC
QPI-5-EVAL1 EVALUATION BOARD FOR QPI-5
H6MMH-4006M DIP CABLE - HDM40H/AE40M/HDM40H
QPO-2-EVAL1 EVALUATION BOARD FOR QPO-2
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-AD5522EBUZ 功能描述:BOARD EVAL FOR 12X12MM AD5522 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
EVAL-AD5532EB 制造商:AD 制造商全稱:Analog Devices 功能描述:32-Channel Infinite Sample-and-Hold
EVAL-AD5532EBZ 功能描述:BOARD EVAL FOR AD5532 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時(shí)間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
EVAL-AD5532HSEBZ 功能描述:BOARD EVAL FOR AD5532HS RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時(shí)間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
EVAL-AD5533EB 制造商:AD 制造商全稱:Analog Devices 功能描述:32-Channel Precision Infinite Sample-and-Hold