參數(shù)資料
型號: EV-ADF4360-0EB1Z
廠商: Analog Devices Inc
文件頁數(shù): 8/24頁
文件大小: 0K
描述: BOARD EVAL FOR ADF4360-0
標(biāo)準(zhǔn)包裝: 1
主要目的: 計時,頻率合成器
嵌入式:
已用 IC / 零件: ADF4360-0
主要屬性: 帶 VCO 的單路整數(shù)-N PLL
次要屬性: 2.5GHz,200kHz PFD
已供物品: 板,纜線,CD
ADF4360-0
Data Sheet
Rev. C | Page 16 of 24
POWER-UP
Power-Up Sequence
The correct programming sequence for the ADF4360-0 after
power-up is:
1. R counter latch
2. Control latch
3. N counter latch
Initial Power-Up
Initial power-up refers to programming the part after the
application of voltage to the AVDD, DVDD, VVCO, and CE pins. On
initial power-up, an interval is required between programming
the control latch and programming the N counter latch.
This interval is necessary to allow the transient behavior of the
ADF4360-0 during initial power-up to have settled. During
initial power-up, a write to the control latch powers up the part
and the bias currents of the VCO begin to settle. If these cur-
rents have not settled to within 10% of their steady-state value
and if the N counter latch is then programmed, the VCO may
not be able to oscillate at the desired frequency, which does not
allow the band select logic to choose the correct frequency band
and the ADF4360-0 may not achieve lock. If the recommended
interval is inserted and the N counter latch is programmed, the
band select logic can choose the correct frequency band and the
part locks to the correct frequency.
This duration of this interval is affected by the value of the
capacitor on the CN pin (Pin 14). This capacitor is used to
reduce the close-in noise of the ADF4360-0 VCO. The recom-
mended value of this capacitor is 10 F. Using this value
requires an interval of ≥ 5 ms between the latching in of the
control latch bits and latching in of the N counter latch bits. If a
shorter delay is required, this capacitor can be reduced. A slight
phase noise penalty is incurred by this change, which is ex-
plained further in Table 10.
Table 10. CN Capacitance vs. Interval and Phase Noise
CN value
Recommended Interval between Control Latch and N Counter Latch
Open Loop Phase Noise @ 10 kHz Offset
10 F
≥ 5 ms
84 dBc
440 nF
≥ 600 s
82 dBc
CLOCK
POWER-UP
DATA
LE
R COUNTER
LATCH DATA
CONTROL
LATCH DATA
N COUNTER
LATCH DATA
REQUIRED INTERVAL
CONTROL LATCH WRITE TO
N COUNTER LATCH WRITE
04644-020
Figure 16. ADF4360-0 Power-Up Timing
相關(guān)PDF資料
PDF描述
H3DKH-2618M IDC CABLE - HKR26H/AE26M/HPK26H
M3TTK-1020K IDC CABLE - MSD10K/MC10F/MSD10K
AK669-30-R CABLE USB V1.1 EXTENSION 3M
REC5-2415DRWZ/H6/C CONV DC/DC 5W 9-36VIN +/-15VOUT
EV-ADF4360-1EB1Z BOARD EVAL FOR ADF4360-1
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EV-ADF4360-1EB1Z 功能描述:BOARD EVAL FOR ADF4360-1 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
EV-ADF4360-2EB1Z 功能描述:時鐘和定時器開發(fā)工具 Evaluation Board I.C. RoHS:否 制造商:Texas Instruments 產(chǎn)品:Evaluation Modules 類型:Clock Conditioners 工具用于評估:LMK04100B 頻率:122.8 MHz 工作電源電壓:3.3 V
EV-ADF4360-3EB1Z 功能描述:BOARD EVAL FOR ADF4360-3 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
EV-ADF4360-4EB1Z 功能描述:BOARD EVAL FOR ADF4360-4 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:PSoC® 主要目的:電源管理,熱管理 嵌入式:- 已用 IC / 零件:- 主要屬性:- 次要屬性:- 已供物品:板,CD,電源
EV-ADF4360-5EB1Z 功能描述:時鐘和定時器開發(fā)工具 Evaluation Board I.C. RoHS:否 制造商:Texas Instruments 產(chǎn)品:Evaluation Modules 類型:Clock Conditioners 工具用于評估:LMK04100B 頻率:122.8 MHz 工作電源電壓:3.3 V