
Altera Corporation
5–23
April 2011
Stratix II Device Handbook, Volume 1
DC & Switching Characteristics
4.
Record the time to VMEAS.
5.
Compare the results of steps 2 and 4. The increase or decrease in
delay should be added to or subtracted from the I/O Standard
Output Adder delays to yield the actual worst-case propagation
delay (clock-to-output) of the PCB trace.
The Quartus II software reports the timing with the conditions shown in
circuit that is represented by the output timing of the Quartus II software.
Figure 5–4. Output Delay Timing Reporting Setup Modeled by Quartus II
(1)
Output pin timing is reported at the output pin of the FPGA device. Additional
delays for loading and board trace delay need to be accounted for with IBIS model
simulations.
(2)
VCCPD is 3.085 V unless otherwise specified.
(3)
VCCINT is 1.12 V unless otherwise specified.
output enable timing.
Output
Buffer
VTT
VCCIO
RD
Outputn
Outputp
RT
CL
RS
VMEAS
Output
GND