The timing waveforms sh" />
參數(shù)資料
型號: DSP56311VL150B1
廠商: Freescale Semiconductor
文件頁數(shù): 17/96頁
文件大?。?/td> 0K
描述: IC DSP 24BIT 150MHZ 196-MAPBGA
標準包裝: 630
系列: DSP56K/Symphony
類型: 定點
接口: 主機接口,SSI,SCI
時鐘速率: 150MHz
非易失內存: ROM(576 B)
芯片上RAM: 384kB
電壓 - 輸入/輸出: 3.30V
電壓 - 核心: 1.80V
工作溫度: -40°C ~ 100°C
安裝類型: 表面貼裝
封裝/外殼: 196-LBGA
供應商設備封裝: 196-MAPBGA(15x15)
包裝: 托盤
DSP56311 Technical Data, Rev. 8
2-4
Freescale Semiconductor
Specifications
2.4 AC Electrical Characteristics
The timing waveforms shown in the AC electrical characteristics section are tested with a VIL maximum of 0.3 V
and a VIH minimum of 2.4 V for all pins except EXTAL, which is tested using the input levels shown in Note 6 of
Table 2-2. AC timing specifications, which are referenced to a device input signal, are measured in production with
respect to the 50 percent point of the respective input signal’s transition. DSP56311 output levels are measured
with the production test machine VOL and VOH reference levels set at 0.4 V and 2.4 V, respectively.
Note:
Although the minimum value for the frequency of EXTAL is 0 MHz, the device AC test conditions are 15
MHz and rated speed.
2.4.1
Internal Clocks
Table 2-4.
Internal Clocks
Characteristics
Symbol
Expression
Min
Typ
Max
Internal operation frequency with PLL
enabled
f—
(Ef
× MF)/
(PDF
× DF)
Internal operation frequency with PLL
disabled
f—
Ef/2
Internal clock high period
With PLL disabled
With PLL enabled and MF
≤4
With PLL enabled and MF > 4
TH
0.49
× ET
C ×
PDF
× DF/MF
0.47
× ETC ×
PDF
× DF/MF
ETC
0.51
× ET
C ×
PDF
× DF/MF
0.53
× ETC ×
PDF
× DF/MF
Internal clock low period
With PLL disabled
With PLL enabled and
MF
≤4
With PLL enabled and
MF > 4
TL
0.49
× ET
C ×
PDF
× DF/MF
0.47
× ETC ×
PDF
× DF/MF
ETC
0.51
× ET
C ×
PDF
× DF/MF
0.53
× ETC ×
PDF
× DF/MF
Internal clock cycle time with PLL enabled
TC
—ETC × PDF ×
DF/MF
Internal clock cycle time with PLL disabled
TC
—2
× ET
C
Instruction cycle time
ICYC
—TC
Notes:
1.
DF = Division Factor; Ef = External frequency; ETC = External clock cycle; MF = Multiplication Factor;
PDF = Predivision Factor; TC = internal clock cycle.
2.
See the PLL and Clock Generation section in the
DSP56300 Family Manual for a details on the PLL.
相關PDF資料
PDF描述
VE-24R-CW-F1 CONVERTER MOD DC/DC 7.5V 100W
MC7815ECT IC REG LDO 15V 1A TO-220
VE-24P-CW-F4 CONVERTER MOD DC/DC 13.8V 100W
MC7818ECT IC REG LDO 18V 1A TO-220
FMC15DRXN-S734 CONN EDGECARD 30POS DIP .100 SLD
相關代理商/技術參數(shù)
參數(shù)描述
DSP56311VL150R2 功能描述:數(shù)字信號處理器和控制器 - DSP, DSC 24 BIT DSP PBFREE RoHS:否 制造商:Microchip Technology 核心:dsPIC 數(shù)據(jù)總線寬度:16 bit 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:2 KB 最大時鐘頻率:40 MHz 可編程輸入/輸出端數(shù)量:35 定時器數(shù)量:3 設備每秒兆指令數(shù):50 MIPs 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-44 安裝風格:SMD/SMT
DSP56311VL160 功能描述:數(shù)字信號處理器和控制器 - DSP, DSC 24 BIT DSP PBFREE RoHS:否 制造商:Microchip Technology 核心:dsPIC 數(shù)據(jù)總線寬度:16 bit 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:2 KB 最大時鐘頻率:40 MHz 可編程輸入/輸出端數(shù)量:35 定時器數(shù)量:3 設備每秒兆指令數(shù):50 MIPs 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-44 安裝風格:SMD/SMT
DSP56321 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:24-Bit Digital Signal Processor
DSP56321EVM 功能描述:開發(fā)板和工具包 - 其他處理器 DSP56321EVM RoHS:否 制造商:Freescale Semiconductor 產品:Development Systems 工具用于評估:P3041 核心:e500mc 接口類型:I2C, SPI, USB 工作電源電壓:
DSP56321EVMUM 制造商:未知廠家 制造商全稱:未知廠家 功能描述:DSP56321 EVM User's Manual