參數(shù)資料
型號: DS18S20Z/T&R
廠商: MAXIM INTEGRATED PRODUCTS INC
元件分類: Switch/Digital Output Temperature Sensor
英文描述: DIGITAL TEMP SENSOR-SERIAL, 9BIT(s), 0.50Cel, RECTANGULAR, SURFACE MOUNT
封裝: SOP-8
文件頁數(shù): 5/23頁
文件大小: 252K
代理商: DS18S20Z/T&R
DS18S20
13 of 23
1-WIRE SIGNALING
The DS18S20 uses a strict 1-Wire communication protocol to ensure data integrity. Several signal types
are defined by this protocol: reset pulse, presence pulse, write 0, write 1, read 0, and read 1. All these
signals, with the exception of the presence pulse, are initiated by the bus master.
INITIALIZATION PROCEDURE—RESET AND PRESENCE PULSES
All communication with the DS18S20 begins with an initialization sequence that consists of a reset pulse
from the master followed by a presence pulse from the DS18S20. This is illustrated in Figure 10. When
the DS18S20 sends the presence pulse in response to the reset, it is indicating to the master that it is on
the bus and ready to operate.
During the initialization sequence the bus master transmits (TX) the reset pulse by pulling the 1-Wire bus
low for a minimum of 480
s. The bus master then releases the bus and goes into receive mode (R
X).
When the bus is released, the 5k
pullup resistor pulls the 1-Wire bus high. When the DS18S20 detects
this rising edge, it waits 15
s to 60s and then transmits a presence pulse by pulling the 1-Wire bus low
for 60
s to 240s.
Figure 10. Initialization Timing
READ/WRITE TIME SLOTS
The bus master writes data to the DS18S20 during write time slots and reads data from the DS18S20
during read-time slots. One bit of data is transmitted over the 1-Wire bus per time slot.
WRITE TIME SLOTS
There are two types of write time slots: “Write 1” time slots and “Write 0” time slots. The bus master
uses a Write 1 time slot to write a logic 1 to the DS18S20 and a Write 0 time slot to write a logic 0 to the
DS18S20. All write time slots must be a minimum of 60
s in duration with a minimum of a 1s recovery
time between individual write slots. Both types of write time slots are initiated by the master pulling the
1-Wire bus low (see Figure 11).
To generate a Write 1 time slot, after pulling the 1-Wire bus low, the bus master must release the 1-Wire
bus within 15
s. When the bus is released, the 5k pullup resistor will pull the bus high. To generate a
Write 0 time slot, after pulling the 1-Wire bus low, the bus master must continue to hold the bus low for
the duration of the time slot (at least 60
s). The DS18S20 samples the 1-Wire bus during a window that
lasts from 15
s to 60s after the master initiates the write time slot. If the bus is high during the sampling
window, a 1 is written to the DS18S20. If the line is low, a 0 is written to the DS18S20.
LINE TYPE LEGEND
Bus master pulling low
DS18S20 pulling low
Resistor pullup
VPU
GND
1-WIRE BUS
480
s minimum
480
s minimum
DS18S20 TX
presence pulse
60-240
s
MASTER TX RESET PULSE
MASTER RX
DS18S20
waits 15-60
s
相關PDF資料
PDF描述
DS1963L-F5 SPECIALTY MEMORY CIRCUIT, MEDB2
DS1963S SPECIALTY MEMORY CIRCUIT, MEDB2
DS1985-F3 2K X 8 EEPROM 3V, RDB2
DS1986-F3 64K X 1 OTPROM, MEDB2
DS1986-F5 64K X 1 OTPROM, MADB2
相關代理商/技術參數(shù)
參數(shù)描述
DS18VN6LPQ 制造商:Banner Engineering 功能描述:SENSOR, PHOTOELECTRIC, DS18VN6LPQ PICO QP NPN POL RET
DS18VP6FF50Q8 制造商:Banner Engineering 功能描述:DS18VP6FF50Q8 EURO QD PNP 50MM FIXED FIELD
DS18VP6LP-29537 制造商:Banner Engineering 功能描述:DS18 Series: Polarized Retro, Range: 3.5 m, Input: 10-30V dc, Output: Complement
DS18VP6LPQ8 制造商:Banner Engineering 功能描述:SENSOR, PHOTOELECTRIC, DS18VP6LPQ8 EURO QD PNP POL RETRO
DS1904 制造商:MAXIM 制造商全稱:Maxim Integrated Products 功能描述:Real-Time Clock/calendar in binary format RTC iButton Over 10 years of operation