參數(shù)資料
型號: CY3950Z676-125MBI
廠商: Cypress Semiconductor Corp.
英文描述: CPLDs at FPGA Densities
中文描述: CPLD器件在FPGA的密度
文件頁數(shù): 36/86頁
文件大?。?/td> 1212K
代理商: CY3950Z676-125MBI
Delta39K ISR
CPLD Family
Document #: 38-03039 Rev. *H
Page 36 of 86
Switching Waveforms
(continued)
Channel Memory Synchronous FIFO Programmable Flag Timing
t
CHMCLK
t
CHMFS
t
CHMFH
PORT B CLOCK
PROGRAMMABLE
ALMOST EMPTY FLAG
(active LOW)
WRITE ENABLE
PORT A CLOCK
t
CHMSKEW3
t
CHMFO
t
CHMFO
READ ENABLE
t
CHMFS
t
CHMFH
t
CHMCLK
PORT B CLOCK
PROGRAMMABLE
ALMOST FULL FLAG
(Active LOW)
WRITE ENABLE
PORT A CLOCK
t
CHMSKEW3
t
CHMFO
t
CHMFO
READ ENABLE
相關(guān)PDF資料
PDF描述
CY39100Z676-125MBI CPLDs at FPGA Densities
CY39165Z676-125MBI CPLDs at FPGA Densities
CY39200Z676-125MBI CPLDs at FPGA Densities
CY3930Z484-125BBC CPLDs at FPGA Densities
CY3950Z484-125BBC CPLDs at FPGA Densities
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY3950Z676-125MGC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39E-SE-70.0M 制造商:PLETRONICS 制造商全稱:Pletronics, Inc. 功能描述:Crystals
CY39-SE-70.0M 制造商:PLETRONICS 制造商全稱:Pletronics, Inc. 功能描述:Crystals
CY3A 功能描述:晶體 4MHz Series 0C +70C RoHS:否 制造商:AVX 頻率:26 MHz 容差: 頻率穩(wěn)定性:50 PPM 負載電容:8 pF 端接類型:SMD/SMT 封裝 / 箱體:1210 (3225 metric) 工作溫度范圍:- 40 C to + 150 C 尺寸:2.5 mm W x 3.2 mm L x 0.85 mm H 封裝:Reel
CY3A11S-20.000 制造商:CRYSTEKCRYSTAL 制造商全稱:Crystek Corporation 功能描述:Quartz Crystal Leaded HC49 Crystal