參數(shù)資料
型號(hào): CY3950Z676-125MBI
廠商: Cypress Semiconductor Corp.
英文描述: CPLDs at FPGA Densities
中文描述: CPLD器件在FPGA的密度
文件頁數(shù): 2/86頁
文件大?。?/td> 1212K
代理商: CY3950Z676-125MBI
Delta39K ISR
CPLD Family
Document #: 38-03039 Rev. *H
Page 2 of 86
Notes:
3.
4.
Speed bins shown here are for commercial operating range. Please refer to Delta39K ordering information on industrial-range speed bins on page 38.
Self-boot solution integrates the boot PROM (flash memory) with Delta39K die inside the same package. This flash memory can endure at least 10,000
programming/erase cycles and can retain data for at least 100 years.
Delta39K Speed Bins
[3]
Device
39K30
39K50
39K100
39K165
39K200
V
CC
233
X
X
200
181
125
X
X
X
X
X
83
X
X
X
X
X
3.3/2.5V
3.3/2.5V
3.3/2.5V
3.3/2.5V
3.3/2.5V
X
X
X
Device Package Offering and I/O Count Including Dedicated Clock and Control Inputs
Device
39K30
39K50
39K100
39K165
39K200
208 EQFP
28 × 28 mm
0.5-mm pitch
136
136
136
136
136
256 FBGA
17 × 17 mm
1.0-mm pitch
174
180
180
484-FBGA
23 × 23 mm
1.0-mm pitch
Self-Boot
Solution
[4]
388-BGA
35 × 35 mm
1.27-mm pitch
256-FBGA
17 × 17 mm
1.0-mm pitch
174
484-FBGA
23 × 23 mm
1.0-mm pitch
676-FBGA
27 × 27 mm
1.0-mm pitch
218
294
294
294
218
302
356
368
302
386
428
相關(guān)PDF資料
PDF描述
CY39100Z676-125MBI CPLDs at FPGA Densities
CY39165Z676-125MBI CPLDs at FPGA Densities
CY39200Z676-125MBI CPLDs at FPGA Densities
CY3930Z484-125BBC CPLDs at FPGA Densities
CY3950Z484-125BBC CPLDs at FPGA Densities
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY3950Z676-125MGC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39E-SE-70.0M 制造商:PLETRONICS 制造商全稱:Pletronics, Inc. 功能描述:Crystals
CY39-SE-70.0M 制造商:PLETRONICS 制造商全稱:Pletronics, Inc. 功能描述:Crystals
CY3A 功能描述:晶體 4MHz Series 0C +70C RoHS:否 制造商:AVX 頻率:26 MHz 容差: 頻率穩(wěn)定性:50 PPM 負(fù)載電容:8 pF 端接類型:SMD/SMT 封裝 / 箱體:1210 (3225 metric) 工作溫度范圍:- 40 C to + 150 C 尺寸:2.5 mm W x 3.2 mm L x 0.85 mm H 封裝:Reel
CY3A11S-20.000 制造商:CRYSTEKCRYSTAL 制造商全稱:Crystek Corporation 功能描述:Quartz Crystal Leaded HC49 Crystal