參數(shù)資料
型號(hào): CY37128VP84-83YMB
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: PLD
英文描述: EE PLD, 15 ns, CQCC84
封裝: CERAMIC, LCC-84
文件頁(yè)數(shù): 11/66頁(yè)
文件大小: 1259K
代理商: CY37128VP84-83YMB
Ultra37000 CPLD Family
19
Switching Characteristics Over the Operating Range[11]
Parameter
Description
Unit
Combinatorial Mode Parameters
tPD
[12, 13, 14]
Input to Combinatorial Output
ns
tPDL
[12, 13, 14]
Input to Output Through Transparent Input or Output Latch
ns
tPDLL
[12, 13, 14]
Input to Output Through Transparent Input and Output Latches
ns
tEA
[12, 13, 14]
Input to Output Enable
ns
tER
[10, 12]
Input to Output Disable
ns
Input Register Parameters
tWL
Clock or Latch Enable Input LOW Time[8]
ns
tWH
Clock or Latch Enable Input HIGH Time[8]
ns
tIS
Input Register or Latch Set-Up Time
ns
tIH
Input Register or Latch Hold Time
ns
tICO
[12, 13, 14]
Input Register Clock or Latch Enable to Combinatorial Output
ns
tICOL
[12, 13, 14]
Input Register Clock or Latch Enable to Output Through Transparent Output Latch
ns
Synchronous Clocking Parameters
tCO
[13, 14]
Synchronous Clock (CLK0, CLK1, CLK2, or CLK3) or Latch Enable to Output
ns
tS
[12]
Set-Up Time from Input to Sync. Clk (CLK0, CLK1, CLK2, or CLK3) or Latch Enable
ns
tH
Register or Latch Data Hold Time
ns
tCO2
[12, 13, 14]
Output Synchronous Clock (CLK0, CLK1, CLK2, or CLK3) or Latch Enable to Combinatorial Output
Delay (Through Logic Array)
ns
tSCS
[12]
Output Synchronous Clock (CLK0, CLK1, CLK2, or CLK3) or Latch Enable to Output Synchronous
Clock (CLK0, CLK1, CLK2, or CLK3) or Latch Enable (Through Logic Array)
ns
tSL
[12]
Set-Up Time from Input Through Transparent Latch to Output Register Synchronous Clock (CLK0
CLK1, CLK2, or CLK3) or Latch Enable
ns
tHL
Hold Time for Input Through Transparent Latch from Output Register Synchronous Clock (CLK0,
CLK1, CLK2, or CLK3) or Latch Enable
ns
Product Term Clocking Parameters
tCOPT
[12, 13, 14]
Product Term Clock or Latch Enable (PTCLK) to Output
ns
tSPT
Set-Up Time from Input to Product Term Clock or Latch Enable (PTCLK)
ns
tHPT
Register or Latch Data Hold Time
ns
tISPT
[12]
Set-Up Time for Buried Register used as an Input Register from Input to Product Term Clock or
Latch Enable (PTCLK)
ns
tIHPT
Buried Register Used as an Input Register or Latch Data Hold Time
ns
tCO2PT
[12, 13, 14]
Product Term Clock or Latch Enable (PTCLK) to Output Delay (Through Logic Array)
ns
Pipelined Mode Parameters
tICS
[12]
Input Register Synchronous Clock (CLK0, CLK1, CLK2, or CLK3) to Output Register Synchronous
Clock (CLK0, CLK1, CLK2, or CLK3)
ns
Notes:
11. All AC parameters are measured with two outputs switching and 35-pF AC Test Load.
12. Logic Blocks operating in Low-Power Mode, add tLP to this spec.
13. Outputs using Slow Output Slew Rate, add tSLEW to this spec.
14. When VCCO= 3.3V, add t3.3IO to this spec.
相關(guān)PDF資料
PDF描述
CY74FCT162501ATPACT FCT SERIES, 18-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO56
CY74FCT16501ETPVC FCT SERIES, 18-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO56
CY74FCT16652CTPVCR FCT SERIES, DUAL 8-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO56
CY74FCT2244TQC FCT SERIES, DUAL 4-BIT DRIVER, TRUE OUTPUT, PDSO20
CY7C1011CV33-15BVC 128K x 16 Static RAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY3716 功能描述:IC 與器件插座 Socket Adapter RoHS:否 制造商:Molex 產(chǎn)品:LGA Sockets 節(jié)距:1.02 mm 排數(shù): 位置/觸點(diǎn)數(shù)量:2011 觸點(diǎn)電鍍:Gold 安裝風(fēng)格:SMD/SMT 端接類型:Solder 插座/封裝類型:LGA 2011 工作溫度范圍:- 40 C to + 100 C
CY37192P160-125AC 功能描述:IC CPLD 192 MACROCELL 160LQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - CPLD(復(fù)雜可編程邏輯器件) 系列:Ultra37000™ 標(biāo)準(zhǔn)包裝:40 系列:ispMACH® 4000C 可編程類型:系統(tǒng)內(nèi)可編程 最大延遲時(shí)間 tpd(1):5.0ns 電壓電源 - 內(nèi)部:1.65 V ~ 1.95 V 邏輯元件/邏輯塊數(shù)目:32 宏單元數(shù):512 門數(shù):- 輸入/輸出數(shù):128 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:176-LQFP 供應(yīng)商設(shè)備封裝:176-TQFP(24x24) 包裝:托盤
CY37192P160-125AXC 功能描述:CPLD - 復(fù)雜可編程邏輯器件 192 Macrocell 5V COM RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
CY37192P160-125AXI 功能描述:CPLD - 復(fù)雜可編程邏輯器件 192 Macrocell 5V IND RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
CY37192P160-154AC 制造商:Cypress Semiconductor 功能描述:CPLD Ultra37000 Family 5.7K Gates 192 Macro Cells 154MHz 5V 160-Pin TQFP 制造商:Cypress Semiconductor 功能描述:CPLD Ultra37000 Family 5.7K Gates 192 Macro Cells 154MHz CMOS Technology 5V 160-Pin TQFP