Mobile Intel
Celeron Processor (0.18μ) in BGA2 and Micro-PGA2 Packages
Datasheet
Order Number#249563-001
22
Figure 4. PLL RLC Filter
PLL1
PLL2
V
CCT
V0027-01
L1
C1
R1
3.3
System Bus Clock and Processor Clocking
The 2.5-V BCLK clock input directly controls the operating speed of the system bus interface. All
system bus timing parameters are specified with respect to the rising edge of the BCLK input. The
mobile Intel Celeron processor core frequency is a multiple of the BCLK frequency. The
processor core frequency is configured during manufacturing. The configured bus ratio is visible
to software in the Power-on configuration register, see Section 7.2 for details.
Multiplying the bus clock frequency is necessary to increase performance while allowing for
easier distribution of signals within the system. Clock multiplication within the processor is
provided by the internal Phase Lock Loop (PLL), which requires a constant frequency BCLK
input. During Reset or on exit from the Deep Sleep state, the PLL requires some amount of time to
acquire the phase of BCLK. This time is called the PLL lock latency, which is specified in
Section 3.6, AC timing parameters T18 and T47.
3.4
Maximum Ratings
Table 8 contains the mobile Intel Celeron processor stress ratings. Functional operation at the
absolute maximum and minimum is neither implied nor guaranteed. The processor should not
receive a clock while subjected to these conditions. Functional operating conditions are provided
in the AC and DC tables. Extended exposure to the maximum ratings may affect device reliability.
Furthermore, although the processor contains protective circuitry to resist damage from static
electric discharge, one should always take precautions to avoid high static voltages or electric
fields.
Table 8. Mobile Intel Celeron Processor Absolute Maximum Ratings
Symbol
Parameter
Min
Max
Unit
Notes
T
Storage
Storage Temperature
–40
85
°C
Note 1
V
CC
(Abs)
Supply Voltage with respect to V
SS
–0.5
2.1
V
V
CCT
System Bus Buffer Voltage with respect to V
SS
–0.3
2.1
V
V
IN GTL
System Bus Buffer DC Input Voltage with respect to V
SS
–0.3
2.1
V
Notes 2, 3
V
IN GTL
System Bus Buffer DC Input Voltage with respect to V
CCT
—
V
CCT
+ 0.7V V
Notes 2, 4
V
IN15
1.5V Buffer DC Input Voltage with respect to V
SS
–0.3
2.1
V
Note 5
V
IN25
2.5V Buffer DC Input Voltage with respect to V
SS
–0.3
3.3
V
Note 6
V
IN33
3.3V Buffer DC Input Voltage with respect to V
SS
–0.3
3.5
V
Note 7
V
INVID
VID ball/pin DC Input Voltage with respect to V
SS
—
5.5
V
I
VID
VID Current
5
mA
Note 8