參數(shù)資料
型號: AXDA2600DKV3D
廠商: ADVANCED MICRO DEVICES INC
元件分類: 微控制器/微處理器
英文描述: 2083 MHz, MICROPROCESSOR, CPGA453
封裝: OPGA-453
文件頁數(shù): 62/106頁
文件大小: 2275K
代理商: AXDA2600DKV3D
Chapter 9
Signal and Power-Up Requirements
47
25175H—March 2003
AMD Athlon XP Processor Model 8 Data Sheet
Preliminary Information
clock must be valid at this time. The system clocks are
designed to be running after 3.3 V has been within
specification for three milliseconds.
4. PWROK assertion to deassertion of RESET#
The duration of RESET# assertion during cold boots is
intended to satisfy the time it takes for the PLL to lock with
a less than 1 ns phase error. The processor PLL begins to
run after PWROK is asserted and the internal clock grid is
switched from the ring oscillator to the PLL. The PLL lock
time may take from hundreds of nanoseconds to tens of
microseconds. It is recommended that the minimum time
between PWROK assertion to the deassertion of RESET# be
at least 1.0 milliseconds. Southbridges enforce a delay of
1.5 to 2.0 milliseconds between PWRGD (Southbridge
version of PWROK) assertion and NB_RESET# deassertion.
5. PWROK
must
be
monotonic
and
meet
the
timing
requirements as defined in Table 16, “General AC and DC
Characteristics,” on page 39. The processor should not
switch between the ring oscillator and the PLL after the
initial assertion of PWROK.
6. NB_RESET# must be asserted (causing CONNECT to also
assert) before RESET# is deasserted. In practice all
Southbridges enforce this requirement.
If NB_RESET# does not assert until after RESET# has
deasserted, the processor misinterprets the CONNECT
assertion (due to NB_RESET# being asserted) as the
beginning of the SIP transfer. There must be sufficient
overlap in the resets to ensure that CONNECT is sampled
asserted by the processor before RESET# is deasserted.
7. The FID[3:0] signals are valid within 100 ns after PWROK is
asserted. The chipset must not sample the FID[3:0] signals
until they become valid.
Refer to the AMD Athlon
Processor-Based Motherboard Design Guide, order# 24363, for
the
specific
implementation
and
additional
circuitry
required.
8. The FID[3:0] signals become valid within 100 ns after
RESET# is asserted. Refer to the AMD Athlon Processor-
Based Motherboard Design Guide, order# 24363, for the
specific implementation and additional circuitry required.
相關(guān)PDF資料
PDF描述
AXDA1600DUT3C 1400 MHz, MICROPROCESSOR, CPGA453
AXH010A0X3 1-OUTPUT DC-DC REG PWR SUPPLY MODULE
AXK5S30047YG AXK5S(P5KS) Socket(0.5mm pitch, 30-pin, Ni-barrier) (RoHS conforming); Height: For H=4,5,6mm
AXK5S30347YG AXK5S(P5KS) Socket(0.5mm pitch, 30-pin, Ni-barrier) (RoHS conforming); Height: For H=7,8,9mm
AXK5S40047YG AXK5S(P5KS) Socket(0.5mm pitch, 40-pin, Ni-barrier) (RoHS conforming); Height: For H=4,5,6mm
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AXDA2800DKV4D 制造商:Advanced Micro Devices 功能描述:MPU AMD Athlon XP 64-Bit 0.13um 2.083GHz 453-Pin OPGA
AXDBG-2-GEVK 功能描述:AX8052F1 - Debugger 制造商:on semiconductor 系列:- 零件狀態(tài):有效 類型:調(diào)試程序 配套使用產(chǎn)品/相關(guān)產(chǎn)品:AX8052F1 內(nèi)容:板 標(biāo)準(zhǔn)包裝:1
AXE 制造商:Velleman Inc 功能描述:
AXE.25A 制造商:Distributed By MCM 功能描述:AGX 1'' x 1/4''
AXE10 制造商:AXTAL 制造商全稱:AXTAL 功能描述:SMD PXO (Clock) in CO 26 package