參數(shù)資料
型號(hào): Am7968-125LKC
廠商: Advanced Micro Devices, Inc.
英文描述: TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
中文描述: TAXIchip集成電路(透明異步Xmitter,接收器接口)
文件頁(yè)數(shù): 99/127頁(yè)
文件大小: 730K
代理商: AM7968-125LKC
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)當(dāng)前第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)
95
TAXIchip Integrated Circuits Technical Manual
T AX I T IPs
TAXI T
echnical
I
nformation
P
ublication
#89-01
S ubjec t: Rec eiver Response to Loss of Input S ignal
Question:
It is desired that the TAXI Receiver outputs be predictable and stable during conditions
when the TAXI Transmitter may cease transmitting (power-off) or is disconnected. How
can a system designer predict the TAXI Receiver outputs or use the TAXI Receiver in a
system where the TAXI Receiver must appear Inactiveunder these conditions This
applies to both Coaxial and Fiber-Optic Systems.
Answer:
The key to this problem is interpreting the loss of incoming Tx data as a Quiet-Line-
State and either flagging the system accordingly or gating the TAXI Receiver outputs
with an inactiveflag.
In a Coaxial coupled system the loss of incoming signal drive will cause the TAXI
Receiver inputs to rest at the input termination bias voltages. The differential serial
inputs will normally be at equal potential. To properly interpret a loss of signal as a
constant quietstate the input termination bias voltages must be altered slightly from
each other. To allow reliable interpretation of the offset as a constant logic state, the
offset voltage should typically be set to about 50 mV.
The TAXI Receiver will interpret the Quiet-Line-State differently depending upon the
operation mode (8-bit, 9-bit, or 10-bit). In 8-bit mode the Receiver will generate continu-
ous CSTRB’s with the Command outputs at F Hex, or all HIGH. In the 9-bit and 10-bit
modes there is no defined interpretation of an incoming quiet data stream. This will
cause the TAXI Receiver to generate continuous CSTRB’s and the Violation output will
be continuously HIGH. A one-shot may be used to determine Violation=HIGH duration
and then generate an inactiveflag, or the system may interpret the Violation output
directly as an inactiveor invalidcondition flag and halt data-dependent system opera-
tions during any byte with Violation=HIGH.
In a Fiber-Optic coupled system two methods may be used, depending on the Optical
Receiver construction. If the Optical Receiver has a Carrier-Detect output this signal
may be used to flag an inactive state. If there is no Carrier-Detect, one may be gener-
ated using an ECL one shot arrangement which will detect loss of edges after a
predetermined period of say, for example, 80 bit times. The actual time may vary
depending on the desired response to loss of data.
In either condition, if the Receiver recovered Byte Clock (CLK) is used as a system
clock, then the system must be able to tolerate a shift in the CLK frequency of typically
about +/-3% to allow for Rx-PLL offset and drift during this period. (If the Optical
Receiver begins oscillation when the fiber is dark, the TAXI Receiver PLL may attempt
to track the oscillation resulting in an indeterminate Rx recovered clock frequency.
Optical Receiver dark response thus becomes a possible system concern.)
相關(guān)PDF資料
PDF描述
Am7969-125LKC TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
Am7968-175LKC TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
Am7969-175LKC TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
AM7968-125VB3A TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
AM7969-125VB3A TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AM7968-125LMC 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
AM7968-125PC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Transmitter
AM7968-125PCB 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Transmitter
AM7968-125VB3A 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
AM7968-125VBXA 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)