參數(shù)資料
型號: ADSP-21990BSTZ
廠商: Analog Devices Inc
文件頁數(shù): 21/50頁
文件大小: 0K
描述: IC DSP CONTROLLER 16BIT 176-LQFP
產(chǎn)品變化通告: Product Discontinuance 27/Oct/2011
標(biāo)準(zhǔn)包裝: 1
系列: ADSP-21xx
類型: 定點
接口: SPI,SSP
時鐘速率: 160MHz
非易失內(nèi)存: 外部
芯片上RAM: 20kB
電壓 - 輸入/輸出: 3.30V
電壓 - 核心: 2.50V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 176-LQFP
供應(yīng)商設(shè)備封裝: 176-LQFP(24x24)
包裝: 托盤
Rev. A
|
Page 28 of 50
|
August 2007
ADSP-21990
External Port Write Cycle Timing
Table 9 and Figure 10 describe external port write operations.
The external port lets systems extend read/write accesses in
three ways: wait states, ACK input, and combined wait states
and ACK. To add waits with ACK, the DSP must see ACK low
at the rising edge of EMI clock. ACK low causes the DSP to wait,
and the DSP requires two EMI clock cycles after ACK goes high
to finish the access. For more information, see the External Port
chapter in the ADSP-2199x Mixed Signal DSP Controller Hard-
ware Reference.
Table 9. External Port Write Cycle Timing
Parameter
Min
Max
Unit
Timing Requirements
1, 2
tAKW
ACK Strobe Pulse Width
12.5
ns
tDWSAK
ACK Delay from XMS Low
0.5tEMICLK – 1
ns
Switching Characteristics
tCSWS
Chip Select Asserted to WR Asserted Delay
0.5tEMICLK – 4
ns
tAWS
Address Valid to WR Setup and Delay
0.5tEMICLK – 3
ns
tWSCS
WR Deasserted to Chip Select Deasserted
0.5tEMICLK – 4
ns
tWSA
WR Deasserted to Address Invalid
0.5tEMICLK – 3
ns
tWW
WR Strobe Pulse Width
tEMICLK–2 + W
3
ns
tCDA
WR to Data Enable Access Delay
0
ns
tCDD
WR to Data Disable Access Delay
0.5tEMICLK – 3
0.5tEMICLK + 4
ns
tDSW
Data Valid to WR Deasserted Setup
tEMICLK + 1 + W
3
tEMICLK + 7 + W
3
ns
tDHW
WR Deasserted to Data Invalid Hold Time; E_WHC
4, 5
3.4
ns
tDHW
WR Deasserted to Data Invalid Hold Time; E_WHC4, 6
tEMICLK + 3.4
ns
tWWR
WR Deasserted to WR, RD Asserted
tHCLK
ns
1 tEMICLK is the external memory interface clock period. tHCLK is the peripheral clock period.
2 These are timing parameters that are based on worst-case operating conditions.
3 W = (number of wait states specified in wait register)
tBMCLK
4 Write hold cycle–memory select control registers (MS
CTL).
5 Write wait state count (E_WHC) = 0
6 Write wait state count (E_WHC) = 1
相關(guān)PDF資料
PDF描述
ADSP-21991BSTZ IC DSP CONTROLLER 16BIT 176-LQFP
ADSP-21992YBC IC DSP CTLR 16BIT 196CSPBGA
ADSP-3PARCBF548M01 MODULE BOARD BF548
ADSP-BF506KSWZ-4F IC DSP 12BIT 400MHZ 120LQFP
ADSP-BF518BSWZ-4F4 IC DSP 16/32B 400MHZ LP 176LQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADSP-21991BBC 制造商:Analog Devices 功能描述:DSP Fixed-Point 16-Bit 150MHz 150MIPS 196-Pin Mini-BGA
ADSP-21991BBCZ 功能描述:IC DSP CTLR 16BIT 196CSPBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號處理器) 系列:ADSP-21xx 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤
ADSP-21991BST 制造商:Analog Devices 功能描述:DSP Fixed-Point 16-Bit 160MHz 160MIPS 176-Pin LQFP 制造商:Rochester Electronics LLC 功能描述:HIGH PERFORMANCE MIXED SIGNAL DSP - Bulk
ADSP-21991BSTZ 功能描述:IC DSP CONTROLLER 16BIT 176-LQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號處理器) 系列:ADSP-21xx 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤
ADSP-21992BBC 制造商:Analog Devices 功能描述:DSP Fixed-Point 16-Bit 150MHz 150MIPS 196-Pin CSP-BGA 制造商:Rochester Electronics LLC 功能描述:MIXED SIGNAL DSP W/32K DM RAM& 16K PMRAM - Bulk