參數(shù)資料
型號: ADP5042ACPZ-2-R7
廠商: Analog Devices Inc
文件頁數(shù): 20/32頁
文件大小: 1378K
描述: IC REG TRPL BCK/LINEAR 20LFCSP
標準包裝: 1
拓撲: 降壓(降壓)同步(1),線性(LDO)(2)
功能: 任何功能
輸出數(shù): 3
頻率 - 開關(guān): 3MHz
電壓/電流 - 輸出 1: 1.5V,800mA
電壓/電流 - 輸出 2: 1.8V,300mA
電壓/電流 - 輸出 3: 3.3V,300mA
帶 LED 驅(qū)動器:
帶監(jiān)控器:
帶序列發(fā)生器:
電源電壓: 1.7 V ~ 5.5 V
工作溫度: -40°C ~ 125°C
安裝類型: 表面貼裝
封裝/外殼: 20-WFQFN 裸露焊盤,CSP
供應商設備封裝: 20-LFCSP-WQ(4x4)
包裝: 標準包裝
其它名稱: ADP5042ACPZ-2-R7DKR
ADP5042
Data Sheet
 
Rev. A | Page 20 of 32
the amount of current that can flow from the input to the
output. The negative current limit prevents the inductor
current from reversing direction and flowing out of the load.
100% Duty Operation
With a dropping input voltage or with an increase in load
current, the buck may reach a limit where, even with the PFET
switch on 100% of the time, the output voltage drops below the
desired output voltage. At this limit, the buck transitions to a
mode where the PFET switch stays on 100% of the time. When
the input conditions change again and the required duty cycle
falls, the buck immediately restarts PWM regulation without
allowing overshoot on the output voltage.
LDO SECTION
The ADP5042 contains two LDOs with low quiescent current,
low dropout linear regulator, and provides up to 300 mA of
output current. Drawing a low 15 糀 quiescent current (typical)
at no load makes the LDO ideal for battery-operated portable
equipment.
The LDO operates with an input voltage range of 1.7 V to 5.5 V.
The wide operating range makes these LDOs suitable for
cascading configurations where the LDO supply voltage is
provided from the buck regulator.
The LDOs also provide high power supply rejection ratio (PSRR),
low output noise, and excellent line and load transient response
with just a small 1 礔 ceramic input and output capacitor.
LDO2 is optimized to supply analog circuits because it offers
better noise performance compared to LDO1. LDO1 should be
used in applications where noise performance is not critical.
Internally, one LDO consists of a reference, an error amplifier,
a feedback voltage divider, and a PMOS pass transistor. Output
current is delivered via the PMOS pass device, which is con-
trolled by the error amplifier. The error amplifier compares
the reference voltage with the feedback voltage from the output
and amplifies the difference. If the feedback voltage is lower
than the reference voltage, the gate of the PMOS device is
pulled lower, allowing more current to flow and increasing
the output voltage. If the feedback voltage is higher than the
reference voltage, the gate of the PMOS device is pulled higher,
reducing the current flowing to the output.
SUPERVISORY SECTION
The ADP5042 provides microprocessor supply voltage super-
vision by controlling the reset input of the microprocessor.
Code execution errors are avoided during power-up, power-
down, and brownout conditions by asserting a reset signal when
the supply voltage is below a preset threshold and by allowing
supply voltage stabilization with a fixed timeout reset pulse
after the supply voltage rises above the threshold. In addition,
problems with microprocessor code execution can be monitored
and corrected with a dual-watchdog timer.
Reset Output
The ADP5042 has an active-low, open-drain reset output. This
output structure requires an external pull-up resistor to connect
the reset output to a voltage rail that is no higher than 6 V. The
resistor should comply with the logic low and logic high voltage
level requirements of the microprocessor while supplying input
current and leakage paths on the nRSTO pin. A 10 k& resistor is
adequate in most situations.
The reset output is asserted when the monitored rail is below
the reset threshold (V
TH
), when WDI1 or WDI2 is not serviced
within the watchdog timeout period (t
WD1
and t
WD12
). Reset remains
asserted for the duration of the reset active timeout period (t
RP
)
after V
CC
 rises above the reset threshold or after the watchdog
timer times out. Figure 57 illustrates the behavior of the reset
output, nRSTO, and it assumes that VOUT2 is selected as the
rail to be monitored and supplies the external pull-up connected
to the nRSTO output.
RSTO
RSTO
t
RD
t
RD
VOUT2
t
RP1
t
RP1
OUT2
VOUT2
V
TH
V
TH
0V
1V
0V
1V
0V
 
Figure 57. Reset Timing Diagram
The reset threshold voltage and the sensed rail (VOUT1,
VOUT2, VOUT3, or AVIN) are factory programmed. Refer to
Table 16 for a complete list of the reset thresholds available for
the ADP5042.
When monitoring the input supply voltage, AVIN, if the
selected reset threshold is below the UVLO level (factory
programmable to 2.25 V or 3.6 V) the reset output, nRSTO, is
asserted low as soon as the input voltage falls below the UVLO
threshold. Below the UVLO threshold, the reset output is
maintained low down to ~1 V VIN. This it to ensure that the reset
output is not released when there is sufficient voltage on the rail
supplying a processor to restart the processor operations.
Manual Reset Input
The ADP5042 features a manual reset input (MR
) which, when
driven low, asserts the reset output. When
MR
 transitions from
low to high, reset remains asserted for the duration of the reset
active timeout period before deasserting. The
MR
 input has a
52 k&, internal pull-up, connected to AVIN, so that the input is
always high when unconnected. An external push-button
switch can be connected between MR
 and ground so that the
user can generate a reset. Debounce circuitry for this purpose is
integrated on chip. Noise immunity is provided on the MR
 input,
and fast, negative-going transients of up to 100 ns (typical) are
ignored. A 0.1 礔 capacitor between
MR
 and ground provides
additional noise immunity.
相關(guān)PDF資料
PDF描述
ADT6402SRJZ-RL7 IC TEMP SENS TRIP PT PP SOT-23-6
ADT6501SRJZP085RL7 IC TEMP SENSOR MICROPWR SOT23-5
ADT7302ARTZ-500RL7 IC SENSOR TEMP 13BIT DGT SOT23-6
ADT7310TRZ IC TEMP SENSOR 16BIT SPI 8SOIC
ADT7461AARMZ-R IC TEMP SENSOR DGTL 2CH 8-MSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADP5042CP-1-EVALZ 功能描述:電源管理IC開發(fā)工具 Output Buck Regulator + Dual Fixed Eval RoHS:否 制造商:Maxim Integrated 產(chǎn)品:Evaluation Kits 類型:Battery Management 工具用于評估:MAX17710GB 輸入電壓: 輸出電壓:1.8 V
ADP5042CP-2-EVALZ 功能描述:電源管理IC開發(fā)工具 Output Buck Regulator + Dual Fixed Eval RoHS:否 制造商:Maxim Integrated 產(chǎn)品:Evaluation Kits 類型:Battery Management 工具用于評估:MAX17710GB 輸入電壓: 輸出電壓:1.8 V
ADP5043ACPZ-1-R7 功能描述:IC REG DL BUCK/LINEAR 20LFCSP RoHS:是 類別:集成電路 (IC) >> PMIC - 穩(wěn)壓器 - 線性 + 切換式 系列:- 標準包裝:2,500 系列:- 拓撲:降壓(降壓)同步(3),線性(LDO)(2) 功能:任何功能 輸出數(shù):5 頻率 - 開關(guān):300kHz 電壓/電流 - 輸出 1:控制器 電壓/電流 - 輸出 2:控制器 電壓/電流 - 輸出 3:控制器 帶 LED 驅(qū)動器:無 帶監(jiān)控器:無 帶序列發(fā)生器:是 電源電壓:5.6 V ~ 24 V 工作溫度:-40°C ~ 85°C 安裝類型:* 封裝/外殼:* 供應商設備封裝:* 包裝:*
ADP5043CP-1-EVALZ 功能描述:BOARD EVAL ADP5043CP-1 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - DC/DC 與 AC/DC(離線)SMPS 系列:* 產(chǎn)品培訓模塊:Obsolescence Mitigation Program 標準包裝:1 系列:True Shutdown™ 主要目的:DC/DC,步升 輸出及類型:1,非隔離 功率 - 輸出:- 輸出電壓:- 電流 - 輸出:1A 輸入電壓:2.5 V ~ 5.5 V 穩(wěn)壓器拓撲結(jié)構(gòu):升壓 頻率 - 開關(guān):3MHz 板類型:完全填充 已供物品:板 已用 IC / 零件:MAX8969
ADP50450003CBZR 制造商:Analog Devices 功能描述: