參數(shù)資料
型號: ADM1060
廠商: Analog Devices, Inc.
英文描述: DIP Socket; No. of Contacts:56; Pitch Spacing:0.07"; Row Spacing:0.6"; Terminal Type:PC Board; Leaded Process Compatible:Yes; Peak Reflow Compatible (260 C):No RoHS Compliant: Yes
中文描述: 通信系統(tǒng)監(jiān)控/排序電路
文件頁數(shù): 39/45頁
文件大小: 303K
代理商: ADM1060
PROGRAMMNGADM1060
ADM1060
39
REV. PrJ 11/02
PRELIMINARY TECHNICAL DATA
If the operation is a write operation, the first data byte
after the slave address is a command byte. T his tells the
slave device what to expect next. It may be an instruc-
tion such as telling the slave device to expect a block
write, or it may simply be a register address that tells
the slave where subsequent data is to be written.
Since data can flow in only one direction as defined by
the R/
W
bit, it is not possible to send a command to a
slave device during a read operation. Before doing a
read operation, it may first be necessary to do a write
operation to tell the slave what sort of read operation to
expect and/or the address from which data is to be read.
3. When all data bytes have been read or written, stop
conditions are established. In WRIT E mode, the master
will pull the data line high during the 10th clock pulse
Figure 8a. General SMBus Write Timing Diagram
Figure 8b. General SMBus Read Timing Diagram
Figure 8c. Diagram for Serial Bus Timing
to assert a ST OP condition. In READ mode, the mas-
ter device will release the SDA line during the low
period before the 9th clock pulse, but the slave device
will not pull it low. T his is known as No Acknowledge.
T he master will then take the data line low during the
low period before the 10th clock pulse, then high dur-
ing the 10th clock pulse to assert a ST OP condition.
R/W
0
SCL
SDA
1
0
1
1
A1
A0
D7
D6
D5
D4
D3
D2
D1
D0
ACK. BY
SLAVE
START BY
MASTER
FRAME 1
SLAVE
ADDRESS
FRAME 2
COMMAND
CODE
1
9
1
ACK. BY
SLAVE
9
D7
D6
D5
D4
D3
D2
D1
D0
ACK. BY
SLAVE
STOP
BY
MASTER
FRAME N
DATA
BYTE
1
9
9
SCL
(CONTINUED
)
SDA
(CONTINUED
)
D7
D6
D5
D4
D3
D2
D1
D0
ACK. BY
SLAVE
FRAME 3
DATA BYTE
1
R/W
0
SCL
SDA
1
0
1
1
A1
A0
D7
D6
D5
D4
D3
D2
D1
D0
ACK. BY
MASTER
START BY
MASTER
FRAME 1
SLAVE
ADDRESS
FRAME 2
DATA
BYTE
1
9
1
ACK. BY
SLAVE
9
D7
D6
D5
D4
D3
D2
D1
D0
NO ACK.
STOP
BY
MASTER
FRAME N
DATA
BYTE
1
9
9
SCL
(CONTINUED
)
SDA
(CONTINUED
)
D7
D6
D5
D4
D3
D2
D1
D0
ACK. BY
MASTER
FRAME 3
DATA BYTE
1
P
S
S
P
t
HD;ST
A
t
HD;DA
T
t
HIG
H
t
SU;DA
T
t
SU;STA
t
SU;ST
O
t
LO
W
t
R
t
F
t
HD;ST
A
SCL
SDA
t
BUF
相關PDF資料
PDF描述
ADM1060ARU CON-HDR64POS2ROW 4WALL.1X.1SP,RTANG,LOPF
ADM1064 Super Sequencer with Voltage Readback ADC
ADM1064ACP Super Sequencer with Voltage Readback ADC
ADM1064ACP-REEL Super Sequencer with Voltage Readback ADC
ADM1064ACP-REEL7 Super Sequencer with Voltage Readback ADC
相關代理商/技術參數(shù)
參數(shù)描述
ADM1060ARU 功能描述:IC SUPERVIS/SEQUENC 7-CH 28TSSOP RoHS:否 類別:集成電路 (IC) >> PMIC - 監(jiān)控器 系列:Super Sequencer® 標準包裝:1 系列:- 類型:簡單復位/加電復位 監(jiān)視電壓數(shù)目:1 輸出:開路漏極或開路集電極 復位:高有效 復位超時:- 電壓 - 閥值:1.8V 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:6-TSOP(0.059",1.50mm 寬)5 引線 供應商設備封裝:5-TSOP 包裝:剪切帶 (CT) 其它名稱:NCP301HSN18T1GOSCT
ADM1060ARUCS0001R7 功能描述:IC SUPERVISOR/SEQUENCER 制造商:analog devices inc. 系列:* 零件狀態(tài):上次購買時間 標準包裝:1
ADM1060ARUCS0100R7 功能描述:IC SUPERVISOR/SEQUENCER 制造商:analog devices inc. 系列:* 零件狀態(tài):上次購買時間 標準包裝:1
ADM1060ARUCS0101R7 功能描述:IC SUPERVISOR/SEQUENCER 制造商:analog devices inc. 系列:* 零件狀態(tài):上次購買時間 標準包裝:1
ADM1060ARUCS0102R7 功能描述:IC SUPERVISOR/SEQUENCER 制造商:analog devices inc. 系列:* 零件狀態(tài):上次購買時間 標準包裝:1